

## 8086 16-BIT HMOS MICROPROCESSOR 8086/8086-2/8086-1

- Direct Addressing Capability 1 MByte of Memory
- Architecture Designed for Powerful Assembly Language and Efficient High Level Languages
- 14 Word, by 16-Bit Register Set with Symmetrical Operations
- **24 Operand Addressing Modes**
- Bit, Byte, Word, and Block Operations
- 8 and 16-Bit Signed and Unsigned Arithmetic in Binary or Decimal Including Multiply and Divide

- Range of Clock Rates:
   5 MHz for 8086,
   8 MHz for 8086-2,
   10 MHz for 8086-1
- MULTIBUS System Compatible Interface
- Available in EXPRESS
  - Standard Temperature Range
  - Extended Temperature Range
- Available in 40-Lead Cerdip and Plastic Package

(See Packaging Spec. Order #231369)

The Intel 8086 high performance 16-bit CPU is available in three clock rates: 5, 8 and 10 MHz. The CPU is implemented in N-Channel, depletion load, silicon gate technology (HMOS-III), and packaged in a 40-pin CERDIP or plastic package. The 8086 operates in both single processor and multiple processor configurations to achieve high performance levels.



September 1990 Order Number: 231455-005



## **Table 1. Pin Description**

The following pin function descriptions are for 8086 systems in either minimum or maximum mode. The "Local Bus" in these descriptions is the direct multiplexed bus interface connection to the 8086 (without regard to additional bus buffers).

| Symbol                                                                                                                                         | Pin No.  | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                 |                                                                                |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------|--|--|--|
| AD <sub>15</sub> –AD <sub>0</sub>                                                                                                              | 2-16, 39 | 1/0  | ADDRESS DATA BUS: These lines constitute the time multiplexed memory/IO address (T <sub>1</sub> ), and data (T <sub>2</sub> , T <sub>3</sub> , T <sub>W</sub> , T <sub>4</sub> ) bus. A <sub>0</sub> is analogous to BHE for the lower byte of the data bus, pins D <sub>7</sub> -D <sub>0</sub> . It is LOW during T <sub>1</sub> when a byte is to be transferred on the lower portion of the bus in memory or I/O operations. Eight-bit oriented devices tied to the lower half would normally use A <sub>0</sub> to condition chip select functions. (See BHE.) These lines are active HIGH and float to 3-state OFF during interrupt acknowledge and local bus "hold acknowledge".                                                    |                                 |                                                                                |  |  |  |
| A <sub>19</sub> /S <sub>6</sub> ,<br>A <sub>18</sub> /S <sub>5</sub> ,<br>A <sub>17</sub> /S <sub>4</sub> ,<br>A <sub>16</sub> /S <sub>3</sub> | 35–38    | 0    | ADDRESS/STATUS: During T <sub>1</sub> these are the four most significant address lines for memory operations. During I/O operations these lines are LOW. During memory and I/O operations, status informat is available on these lines during T <sub>2</sub> , T <sub>3</sub> , T <sub>W</sub> , T <sub>4</sub> . The status of the interrupt enable FLAG bit (S <sub>5</sub> ) is updated at the beginning of each CLK cycle. A <sub>17</sub> /S <sub>4</sub> and A <sub>16</sub> /S <sub>3</sub> are encoded as shown. This information indicates which relocation register is presently be used for data accessing.  These lines float to 3-state OFF during local bus "hold acknowledge"                                              |                                 |                                                                                |  |  |  |
|                                                                                                                                                |          |      | A <sub>17</sub> /S <sub>4</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A <sub>16</sub> /S <sub>3</sub> | Characteristics                                                                |  |  |  |
|                                                                                                                                                |          |      | 0 (LOW)<br>0<br>1 (HIGH)<br>1<br>S <sub>6</sub> is 0<br>(LOW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0<br>1<br>0<br>1                | Alternate Data<br>Stack<br>Code or None<br>Data                                |  |  |  |
| BHE/S <sub>7</sub>                                                                                                                             | 34       | 0    | BUS HIGH ENABLE/STATUS: During T <sub>1</sub> the bus high enable signal (BHE) should be used to enable data onto the most significant half of the data bus, pins D <sub>15</sub> -D <sub>8</sub> . Eight-bit oriented devices tied to the upper half of the bus would normally use BHE to condition chip select functions. BHE is LOW during T <sub>1</sub> for read, write, and interrupt acknowledge cycles when a byte is to be transferred on the high portion of the bus. The S <sub>7</sub> status information is available during T <sub>2</sub> , T <sub>3</sub> , and T <sub>4</sub> . The signal is active LOW, and floats to 3-state OFF in "hold". It is LOW during T <sub>1</sub> for the first interrupt acknowledge cycle. |                                 |                                                                                |  |  |  |
|                                                                                                                                                |          |      | BHE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A <sub>0</sub>                  | Characteristics                                                                |  |  |  |
|                                                                                                                                                |          |      | 0<br>0<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0<br>1<br>0<br>1                | Whole word Upper byte from/to odd address Lower byte from/to even address None |  |  |  |
| RD                                                                                                                                             | 32       | 0    | <b>READ:</b> Read strobe indicates that the processor is performing a memory or I/O read cycle, depending on the state of the $S_2$ pin. This signal is used to read devices which reside on the 8086 local bus. $\overline{\text{RD}}$ is active LOW during $T_2$ , $T_3$ and $T_W$ of any read cycle, and is guaranteed to remain HIGH in $T_2$ until the 8086 local bus has floated. This signal floats to 3-state OFF in "hold acknowledge".                                                                                                                                                                                                                                                                                           |                                 |                                                                                |  |  |  |



Table 1. Pin Description (Continued)

| Symbol | Pin No. | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|--------|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| READY  | 22      | l    | <b>READY:</b> is the acknowledgement from the addressed memory or I/O device that it will complete the data transfer. The READY signal from memory/IO is synchronized by the 8284A Clock Generator to form READY. This signal is active HIGH. The 8086 READY input is not synchronized. Correct operation is not guaranteed if the setup and hold times are not met.                                                                   |  |  |  |
| INTR   | 18      | ı    | INTERRUPT REQUEST: is a level triggered input which is sampled during the last clock cycle of each instruction to determine if the processor should enter into an interrupt acknowledge operation. A subroutine is vectored to via an interrupt vector lookup table located in system memory. It can be internally masked by software resetting the interrupt enable bit. INTR is internally synchronized. This signal is active HIGH. |  |  |  |
| TEST   | 23      | ı    | TEST: input is examined by the "Wait" instruction. If the TEST input is LOW execution continues, otherwise the processor waits in an "Idle" state. This input is synchronized internally during each clock cycle on the leading edge of CLK.                                                                                                                                                                                           |  |  |  |
| NMI    | 17      | 1    | NON-MASKABLE INTERRUPT: an edge triggered input which causes a type 2 interrupt. A subroutine is vectored to via an interrupt vector lookup table located in system memory. NMI is not maskable internally by software. A transition from LOW to HIGH initiates the interrupt at the end of the current instruction. This input is internally synchronized.                                                                            |  |  |  |
| RESET  | 21      | ı    | RESET: causes the processor to immediately terminate its present activity. The signal must be active HIGH for at least four clock cycles. It restarts execution, as described in the Instruction Set description, when RESET returns LOW. RESET is internally synchronized.                                                                                                                                                            |  |  |  |
| CLK    | 19      | ı    | CLOCK: provides the basic timing for the processor and bus controller. It is asymmetric with a 33% duty cycle to provide optimized internal timing.                                                                                                                                                                                                                                                                                    |  |  |  |
| Vac    | 40      |      | V <sub>CC</sub> : +5V power supply pin.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| GND    | 1, 20   |      | GROUND                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| MN/MX  | 33      | I    | MINIMUM/MAXIMUM: indicates what mode the processor is to operate in. The two modes are discussed in the following sections.                                                                                                                                                                                                                                                                                                            |  |  |  |

The following pin function descriptions are for the 8086/8288 system in maximum mode (i.e.,  $MN/\overline{MX} = V_{SS}$ ). Only the pin functions which are unique to maximum mode are described; all other pin functions are as described above.

| \$\overline{S}_2, \overline{S}_1, \overline{S}_0 | 26-28 | <b>STATUS:</b> active during $T_4$ , $T_1$ , and $T_2$ and is returned to the passive state (1, 1, 1) during $T_3$ or during $T_W$ when READY is HIGH. This status is used by the 8288 Bus Controller to generate all memory and I/O access control signals. Any change by $\overline{S_2}$ , $\overline{S_1}$ , or $\overline{S_0}$ during $T_4$ is used to indicate the beginning of a bus cycle, and the return to the passive state in $T_3$ or $T_W$ is used to indicate the end of a bus cycle. |
|--------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|



Table 1. Pin Description (Continued)

| Symbol                                                       | Pin No.  | Type | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|--------------------------------------------------------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $\overline{S}_2, \overline{S}_1, \overline{S}_0$ (Continued) | 26-28    | 0    | These signals float to 3-state OFF in "hold acknowledge". These status lines are encoded as shown.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| (                                                            |          |      | <u>S</u> 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | S <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | S <sub>0</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                                                              |          |      | 0 (LOW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Interrupt Acknowledge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                                                              | <b>j</b> |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read I/O Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                                                              |          |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ó                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Write I/O Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                                                              |          |      | ō                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Halt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                              |          |      | 1 (HIGH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Code Access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                              |          |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                                                              | l        |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Write Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|                                                              |          |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Passive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| RQ/GT <sub>0</sub> ,<br>RQ/GT <sub>1</sub>                   | 30, 31   | 1/0  | the processor to current bus cycle priority than RC may be left unco (see Page 2-24). A pulse of 1 (bus request ("h 2. During a T4 of the requesting local bus to float the next CLK. The from the local bus to float the next CLK. The from the local bus to float the next CLK. The from the local bus to float the next CLK. The from the local bus the conditions are activated by the folial release the conditions are in the local bus will release the conditions are in the local bus will follow:  1. Local bus will follow:  1. Local bus will colline the local bus w | orelease to release to | he local bin is bidired /GT pins is The request of the country of | ulse 1 CLK wide from the 8086 to icates that the 8086 has allowed the or the "hold acknowledge" state at ace unit is disconnected logically nowledge".  Juesting master indicates to the 8086 about to end and that the 8086 can K.  Juesting the ical bus is a sequence of 3 and its cycle after each bus exchange.  Just be in a sequence of 3 and its cycle after each bus exchange.  Just is performing a memory cycle, it is performing a memory cycle, it is of the cycle when all the following of a word (on an odd address).  Just is made the two possible events the next clock.  Just is cycle after each sold in the role of a cycle with condition number 1 already |  |
| LOCK                                                         | 29       | 0    | LOCK: output indicates that other system bus masters are not to gain control of the system bus while LOCK is active LOW. The LOCK signal is activated by the "LOCK" prefix instruction and remains active until the completion of the next instruction. This signal is active LOW, and floats to 3-state OFF in "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |



Table 1. Pin Description (Continued)

| Symbol                            | Pin No. | Туре | Name and Function  QUEUE STATUS: The queue status is valid during the CLK cycle after which the queue operation is performed.  QS <sub>1</sub> and QS <sub>0</sub> provide status to allow external tracking of the internal 8086 instruction queue. |                            |                 |  |  |
|-----------------------------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|--|--|
| QS <sub>1</sub> , QS <sub>0</sub> | 24, 25  | 0    |                                                                                                                                                                                                                                                      |                            |                 |  |  |
|                                   |         |      | QS <sub>1</sub>                                                                                                                                                                                                                                      | QS <sub>0</sub>            | Characteristics |  |  |
|                                   |         |      | 0 (LOW) 0 No Operation<br>0 1 First Byte of Op Code from Q                                                                                                                                                                                           |                            |                 |  |  |
|                                   |         |      |                                                                                                                                                                                                                                                      |                            |                 |  |  |
|                                   |         |      | 1 (HIGH) 0 Empty the Queue                                                                                                                                                                                                                           |                            |                 |  |  |
|                                   |         |      | 1                                                                                                                                                                                                                                                    | Subsequent Byte from Queue |                 |  |  |

The following pin function descriptions are for the 8086 in minimum mode (i.e.,  $MN/\overline{MX} = V_{CC}$ ). Only the pin functions which are unique to minimum mode are described; all other pin functions are as described above.

| M/ĪŌ          | 28     | 0   | <b>STATUS LINE:</b> logically equivalent to $S_2$ in the maximum mode. It is used to distinguish a memory access from an I/O access. $M/\overline{IO}$ becomes valid in the $T_4$ preceding a bus cycle and remains valid until the final $T_4$ of the cycle (M = HIGH, IO = LOW). $M/\overline{IO}$ floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|---------------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| WR            | 29     | 0   | WRITE: indicates that the processor is performing a write memory or write I/O cycle, depending on the state of the M/IO signal. WR is active for T <sub>2</sub> , T <sub>3</sub> and T <sub>W</sub> of any write cycle. It is active LOW, and floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| INTA          | 24     | 0   | $\overline{\text{INTA}}$ : is used as a read strobe for interrupt acknowledge cycles. It is active LOW during T <sub>2</sub> , T <sub>3</sub> and T <sub>W</sub> of each interrupt acknowledge cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| ALE           | 25     | 0   | ADDRESS LATCH ENABLE: provided by the processor to latch the address into the 8282/8283 address latch. It is a HIGH pulse active during T <sub>1</sub> of any bus cycle. Note that ALE is never floated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| DT/Ā          | 27     | 0   | DATA TRANSMIT/RECEIVE: needed in minimum system that desires to use an 8286/8287 data bus transceiver. It is used to control the direction of data flow through the transceiver. Logically DT/R is equivalent to S <sub>1</sub> in the maximum mode, and its timing is the same as for M/IO. (T = HIGH, R = LOW.) This signal floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| DEN           | 26     | 0   | DATA ENABLE: provided as an output enable for the 8286/8287 in a minimum system which uses the transceiver. DEN is active LOW during each memory and I/O access and for INTA cycles. For a read or INTA cycle it is active from the middle of T <sub>2</sub> until the middle of T <sub>4</sub> , while for a write cycle it is active from the beginning of T <sub>2</sub> until the middle of T <sub>4</sub> . DEN floats to 3-state OFF in local bus "hold acknowledge".                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| HOLD,<br>HLDA | 31, 30 | 1/0 | HOLD: indicates that another master is requesting a local bus "hold." To be acknowledged, HOLD must be active HIGH. The processor receiving the "hold" request will issue HLDA (HIGH) as an acknowledgement in the middle of a T <sub>4</sub> or T <sub>i</sub> clock cycle. Simultaneous with the issuance of HLDA the processor will float the local bus and control lines. After HOLD is detected as being LOW, the processor will LOWer the HLDA, and when the processor needs to run another cycle, it will again drive the local bus and control lines. Hold acknowledge (HLDA) and HOLD have internal pull-up resistors.  The same rules as for RQ/GT apply regarding when the local bus will be released.  HOLD is not an asynchronous input. External synchronization should be provided if the system cannot otherwise guarantee the setup time. |  |  |  |



#### **FUNCTIONAL DESCRIPTION**

## **General Operation**

The internal functions of the 8086 processor are partitioned logically into two processing units. The first is the Bus Interface Unit (BIU) and the second is the Execution Unit (EU) as shown in the block diagram of Figure 1.

These units can interact directly but for the most part perform as separate asynchronous operational processors. The bus interface unit provides the functions related to instruction fetching and queuing, operand fetch and store, and address relocation. This unit also provides the basic bus control. The overlap of instruction pre-fetching provided by this unit serves to increase processor performance through improved bus bandwidth utilization. Up to 6 bytes of the instruction stream can be queued while waiting for decoding and execution.

The instruction stream queuing mechanism allows the BIU to keep the memory utilized very efficiently. Whenever there is space for at least 2 bytes in the queue, the BIU will attempt a word fetch memory cycle. This greatly reduces "dead time" on the memory bus. The queue acts as a First-In-First-Out (FIFO) buffer, from which the EU extracts instruction bytes as required. If the queue is empty (following a branch instruction, for example), the first byte into the queue immediately becomes available to the EU.

The execution unit receives pre-fetched instructions from the BIU queue and provides un-relocated operand addresses to the BIU. Memory operands are passed through the BIU for processing by the EU, which passes results to the BIU for storage. See the Instruction Set description for further register set and architectural descriptions.

#### **MEMORY ORGANIZATION**

The processor provides a 20-bit address to memory which locates the byte being referenced. The memory is organized as a linear array of up to 1 million

bytes, addressed as 00000(H) to FFFFF(H). The memory is logically divided into code, data, extra data, and stack segments of up to 64K bytes each, with each segment falling on 16-byte boundaries. (See Figure 3a.)

All memory references are made relative to base addresses contained in high speed segment registers. The segment types were chosen based on the addressing needs of programs. The segment register to be selected is automatically chosen according to the rules of the following table. All information in one segment type share the same logical attributes (e.g. code or data). By structuring memory into relocatable areas of similar characteristics and by automatically selecting segment registers, programs are shorter, faster, and more structured.

Word (16-bit) operands can be located on even or odd address boundaries and are thus not constrained to even boundaries as is the case in many 16-bit computers. For address and data operands, the least significant byte of the word is stored in the lower valued address location and the most significant byte in the next higher address location. The BIU automatically performs the proper number of memory accesses, one if the word operand is on an even byte boundary and two if it is on an odd byte boundary. Except for the performance penalty, this double access is transparent to the software. This performance penalty does not occur for instruction fetches, only word operands.

Physically, the memory is organized as a high bank ( $D_{15}$ – $D_{8}$ ) and a low bank ( $D_{7}$ – $D_{0}$ ) of 512K 8-bit bytes addressed in parallel by the processor's address lines  $A_{19}$ – $A_{1}$ . Byte data with even addresses is transferred on the  $D_{7}$ – $D_{0}$  bus lines while odd addressed byte data ( $A_{0}$  HIGH) is transferred on the  $D_{15}$ – $D_{8}$  bus lines. The processor provides two enable signals,  $\overline{BHE}$  and  $A_{0}$ , to selectively allow reading from or writing into either an odd byte location, even byte location, or both. The instruction stream is fetched from memory as words and is addressed internally by the processor to the byte level as necessary.

| Memory<br>Reference Need | Segment Register<br>Used | Segment<br>Selection Rule                                                                           |  |  |  |
|--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Instructions             | CODE (CS)                | Automatic with all instruction prefetch.                                                            |  |  |  |
| Stack                    | STACK (SS)               | All stack pushes and pops. Memory references relative to BP base register except data references.   |  |  |  |
| Local Data               | DATA (DS)                | Data references when: relative to stack, destination of string operation, or explicitly overridden. |  |  |  |
| External (Global) Data   | EXTRA (ES)               | Destination of string operations: explicitly selected using a segment override.                     |  |  |  |





Figure 3a. Memory Organization

In referencing word data the BIU requires one or two memory cycles depending on whether or not the starting byte of the word is on an even or odd address, respectively. Consequently, in referencing word operands performance can be optimized by locating data on even address boundaries. This is an especially useful technique for using the stack, since odd address references to the stack may adversely affect the context switching time for interrupt processing or task multiplexing.



Figure 3b. Reserved Memory Locations

Certain locations in memory are reserved for specific CPU operations (see Figure 3b). Locations from

address FFFF0H through FFFFFH are reserved for operations including a jump to the initial program loading routine. Following RESET, the CPU will always begin execution at location FFFF0H where the jump must be. Locations 00000H through 003FFH are reserved for interrupt operations. Each of the 256 possible interrupt types has its service routine pointed to by a 4-byte pointer element consisting of a 16-bit segment address and a 16-bit offset address. The pointer elements are assumed to have been stored at the respective places in reserved memory prior to occurrence of interrupts.

## MINIMUM AND MAXIMUM MODES

The requirements for supporting minimum and maximum 8086 systems are sufficiently different that they cannot be done efficiently with 40 uniquely defined pins. Consequently, the 8086 is equipped with a strap pin (MN/MX) which defines the system configuration. The definition of a certain subset of the pins changes dependent on the condition of the strap pin. When MN/MX pin is strapped to GND, the 8086 treats pins 24 through 31 in maximum mode. An 8288 bus controller interprets status information coded into  $\overline{S_0}$ ,  $\overline{S_2}$ ,  $\overline{S_2}$  to generate bus timing and control signals compatible with the MULTIBUS architecture. When the MN/MX pin is strapped to V<sub>CC</sub>, the 8086 generates bus control signals itself on pins 24 through 31, as shown in parentheses in Figure 2. Examples of minimum mode and maximum mode systems are shown in Figure 4.

#### **BUS OPERATION**

The 8086 has a combined address and data bus commonly referred to as a time multiplexed bus. This technique provides the most efficient use of pins on the processor while permitting the use of a standard 40-lead package. This "local bus" can be buffered directly and used throughout the system with address latching provided on memory and I/O modules. In addition, the bus can also be demultiplexed at the processor with a single set of address latches if a standard non-multiplexed bus is desired for the system.

Each processor bus cycle consists of at least four CLK cycles. These are referred to as  $T_1$ ,  $T_2$ ,  $T_3$  and  $T_4$  (see Figure 5). The address is emitted from the processor during  $T_1$  and data transfer occurs on the bus during  $T_3$  and  $T_4$ .  $T_2$  is used primarily for changing the direction of the bus during read operations. In the event that a "NOT READY" indication is given by the addressed device, "Wait" states  $(T_W)$  are inserted between  $T_3$  and  $T_4$ . Each inserted "Wait" state is of the same duration as a CLK cycle. Periods





Figure 4a. Minimum Mode 8086 Typical Configuration



Figure 4b. Maximum Mode 8086 Typical Configuration



can occur between 8086 bus cycles. These are referred to as "Idle" states  $(T_i)$  or inactive CLK cycles. The processor uses these cycles for internal house-keeping.

During  $T_1$  of any bus cycle the ALE (Address Latch Enable) signal is emitted (by either the processor or the 8288 bus controller, depending on the MN/ $\overline{\text{MX}}$  strap). At the trailing edge of this pulse, a valid address and certain status information for the cycle may be latched.

Status bits  $\overline{S_0}$ ,  $\overline{S_1}$ , and  $\overline{S_2}$  are used, in maximum mode, by the bus controller to identify the type of bus transaction according to the following table:

| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Characteristics        |  |
|----------------|----------------|----------------|------------------------|--|
| 0 (LOW)        | 0              | 0              | Interrupt Acknowledge  |  |
| 0              | 0              | 1              | Read I/O               |  |
| 0              | 1              | 0              | Write I/O              |  |
| 0              | 1              | 1              | Halt                   |  |
| 1 (HIGH)       | 0              | 0              | Instruction Fetch      |  |
| 1              | 0              | 1              | Read Data from Memory  |  |
| 1              | 1              | 0              | Write Data to Memory   |  |
| 1              | 1              | 1              | Passive (no bus cycle) |  |



Figure 5. Basic System Timing



Status bits  $S_3$  through  $S_7$  are multiplexed with high-order address bits and the  $\overline{BHE}$  signal, and are therefore valid during  $T_2$  through  $T_4$ .  $S_3$  and  $S_4$  indicate which segment register (see Instruction Set description) was used for this bus cycle in forming the address, according to the following table:

| S <sub>4</sub> | S <sub>3</sub> | Characteristics                |
|----------------|----------------|--------------------------------|
| 0 (LOW)        | 0              | Alternate Data (extra segment) |
| 0              | 1              | Stack                          |
| 1 (HIGH)       | 0              | Code or None                   |
| 1              | 1              | Data                           |

 $S_5$  is a reflection of the PSW interrupt enable bit.  $S_6=0$  and  $S_7$  is a spare status bit.

## I/O ADDRESSING

In the 8086, I/O operations can address up to a maximum of 64K I/O byte registers or 32K I/O word registers. The I/O address appears in the same format as the memory address on bus lines  $\rm A_{15}-A_{0}$ . The address lines  $\rm A_{19}-A_{16}$  are zero in I/O operations. The variable I/O instructions which use register DX as a pointer have full address capability while the direct I/O instructions directly address one or two of the 256 I/O byte locations in page 0 of the I/O address space.

I/O ports are addressed in the same manner as memory locations. Even addressed bytes are transferred on the  $D_7$ – $D_0$  bus lines and odd addressed bytes on  $D_{15}$ – $D_8$ . Care must be taken to assure that each register within an 8-bit peripheral located on the lower portion of the bus be addressed as even.

#### **External Interface**

## PROCESSOR RESET AND INITIALIZATION

Processor initialization or start up is accomplished with activation (HIGH) of the RESET pin. The 8086 RESET is required to be HIGH for greater than 4 CLK cycles. The 8086 will terminate operations on the high-going edge of RESET and will remain dormant as long as RESET is HIGH. The low-going transition of RESET triggers an internal reset sequence for approximately 10 CLK cycles. After this interval the 8086 operates normally beginning with the instruction in absolute location FFF0H (see Figure 3b). The details of this operation are specified in the Instruction Set description of the MCS-86 Family User's Manual. The RESET input is internally synchronized to the processor clock. At initialization the HIGH-to-LOW transition of RESET must occur no sooner than 50 µs after power-up, to allow complete initialization of the 8086.

NMI asserted prior to the 2nd clock after the end of RESET will not be honored. If NMI is asserted after that point and during the internal reset sequence, the processor may execute one instruction before responding to the interrupt. A hold request active immediately after RESET will be honored before the first instruction fetch.

All 3-state outputs float to 3-state OFF during RESET. Status is active in the idle state for the first clock after RESET becomes active and then floats to 3-state OFF. ALE and HLDA are driven low.

#### INTERRUPT OPERATIONS

Interrupt operations fall into two classes; software or hardware initiated. The software initiated interrupts and software aspects of hardware interrupts are specified in the Instruction Set description. Hardware interrupts can be classified as non-maskable or maskable.

Interrupts result in a transfer of control to a new program location. A 256-element table containing address pointers to the interrupt service program locations resides in absolute locations 0 through 3FFH (see Figure 3b), which are reserved for this purpose. Each element in the table is 4 bytes in size and corresponds to an interrupt "type". An interrupting device supplies an 8-bit type number, during the interrupt acknowledge sequence, which is used to "vector" through the appropriate element to the new interrupt service program location.

## **NON-MASKABLE INTERRUPT (NMI)**

The processor provides a single non-maskable interrupt pin (NMI) which has higher priority than the maskable interrupt request pin (INTR). A typical use would be to activate a power failure routine. The NMI is edge-triggered on a LOW-to-HIGH transition. The activation of this pin causes a type 2 interrupt. (See Instruction Set description.)

NMI is required to have a duration in the HIGH state of greater than two CLK cycles, but is not required to be synchronized to the clock. Any high-going transition of NMI is latched on-chip and will be serviced at the end of the current instruction or between whole moves of a block-type instruction. Worst case response to NMI would be for multiply, divide, and variable shift instructions. There is no specification on the occurrence of the low-going edge; it may occur before, during, or after the servicing of NMI. Another high-going edge triggers another response if it occurs after the start of the NMI procedure. The signal must be free of logical spikes in general and be free of bounces on the low-going edge to avoid triggering extraneous responses.



#### MASKABLE INTERRUPT (INTR)

The 8086 provides a single interrupt request input (INTR) which can be masked internally by software with the resetting of the interrupt enable FLAG status bit. The interrupt request signal is level triggered. It is internally synchronized during each clock cycle on the high-going edge of CLK. To be responded to, INTR must be present (HIGH) during the clock period preceding the end of the current instruction or the end of a whole move for a blocktype instruction. During the interrupt response sequence further interrupts are disabled. The enable bit is reset as part of the response to any interrupt (INTR, NMI, software interrupt or single-step), although the FLAGS register which is automatically pushed onto the stack reflects the state of the processor prior to the interrupt. Until the old FLAGS register is restored the enable bit will be zero unless specifically set by an instruction.

During the response sequence (Figure 6) the processor executes two successive (back-to-back) interrupt acknowledge cycles. The 8086 emits the LOCK signal from To of the first bus cycle until To of the second. A local bus "hold" request will not be honored until the end of the second bus cycle. In the second bus cycle a byte is fetched from the external interrupt system (e.g., 8259A PIC) which identifies the source (type) of the interrupt. This byte is multiplied by four and used as a pointer into the interrupt vector lookup table. An INTR signal left HIGH will be continually responded to within the limitations of the enable bit and sample period. The INTERRUPT RE-TURN instruction includes a FLAGS pop which returns the status of the original interrupt enable bit when it restores the FLAGS.

#### **HALT**

When a software "HALT" instruction is executed the processor indicates that it is entering the "HALT" state in one of two ways depending upon which mode is strapped. In minimum mode, the processor issues one ALE with no qualifying bus control signals. In maximum mode, the processor issues appropriate HALT status on  $\overline{S}_2$ ,  $\overline{S}_1$ , and  $\overline{S}_0$ ; and the 8288 bus controller issues one ALE. The 8086 will not leave the "HALT" state when a local bus "hold" is entered while in "HALT". In this case, the processor reissues the HALT indicator. An interrupt request or RESET will force the 8086 out of the "HALT" state.

## READ/MODIFY/WRITE (SEMAPHORE) OPERATIONS VIA LOCK

The LOCK status information is provided by the processor when directly consecutive bus cycles are required during the execution of an instruction. This provides the processor with the capability of performing read/modify/write operations on memory (via the Exchange Register With Memory instruction, for example) without the possibility of another system bus master receiving intervening memory cycles. This is useful in multi-processor system configurations to accomplish "test and set lock" operations. The LOCK signal is activated (forced LOW) in the clock cycle following the one in which the software "LOCK" prefix instruction is decoded by the EU. It is deactivated at the end of the last bus cycle of the instruction following the "LOCK" prefix instruction. While LOCK is active a request on a RQ/ GT pin will be recorded and then honored at the end of the LOCK.



Figure 6. Interrupt Acknowledge Sequence



## **EXTERNAL SYNCHRONIZATION VIA TEST**

As an alternative to the interrupts and general I/O capabilities, the 8086 provides a single softwaretestable input known as the TEST signal. At any time the program may execute a WAIT instruction. If at that time the TEST signal is inactive (HIGH), program execution becomes suspended while the processor waits for TEST to become active. It must remain active for at least 5 CLK cycles. The WAIT instruction is re-executed repeatedly until that time. This activity does not consume bus cycles. The processor remains in an idle state while waiting. All 8086 drivers go to 3-state OFF if bus "Hold" is entered. If interrupts are enabled, they may occur while the processor is waiting. When this occurs the processor fetches the WAIT instruction one extra time. processes the interrupt, and then re-fetches and reexecutes the WAIT instruction upon returning from the interrupt.

## **Basic System Timing**

Typical system configurations for the processor operating in minimum mode and in maximum mode are shown in Figures 4a and 4b, respectively. In minimum mode, the MN/ $\overline{\rm MX}$  pin is strapped to V<sub>CC</sub> and the processor emits bus control signals in a manner similar to the 8085. In maximum mode, the MN/ $\overline{\rm MX}$  pin is strapped to V<sub>SS</sub> and the processor emits coded status information which the 8288 bus controller uses to generate MULTIBUS compatible bus control signals. Figure 5 illustrates the signal timing relationships.



Figure 7. 8086 Register Model

#### SYSTEM TIMING—MINIMUM SYSTEM

The read cycle begins in T<sub>1</sub> with the assertion of the Address Latch Enable (ALE) signal. The trailing (lowgoing) edge of this signal is used to latch the address information, which is valid on the local bus at this time, into the address latch. The  $\overline{BHE}$  and  $A_0$ signals address the low, high, or both bytes. From T1 to T<sub>4</sub> the M/IO signal indicates a memory or I/O operation. At T2 the address is removed from the local bus and the bus goes to a high impedance state. The read control signal is also asserted at T2. The read (RD) signal causes the addressed device to enable its data bus drivers to the local bus. Some time later valid data will be available on the bus and the addressed device will drive the READY line HIGH. When the processor returns the read signal to a HIGH level, the addressed device will again 3state its bus drivers. If a transceiver is required to buffer the 8086 local bus, signals  $DT/\overline{R}$  and  $\overline{DEN}$ are provided by the 8086.

A write cycle also begins with the assertion of ALE and the emission of the address. The M/ $\overline{\text{IO}}$  signal is again asserted to indicate a memory or I/O write operation. In the T<sub>2</sub> immediately following the address emission the processor emits the data to be written into the addressed location. This data remains valid until the middle of T<sub>4</sub>. During T<sub>2</sub>, T<sub>3</sub>, and T<sub>W</sub> the processor asserts the write control signal. The write ( $\overline{\text{WR}}$ ) signal becomes active at the beginning of T<sub>2</sub> as opposed to the read which is delayed somewhat into T<sub>2</sub> to provide time for the bus to float.

The  $\overline{BHE}$  and  $A_0$  signals are used to select the proper byte(s) of the memory/IO word to be read or written according to the following table:

| BHE | A0 | Characteristics                                   |
|-----|----|---------------------------------------------------|
| 0   | 0  | Whole word                                        |
| 0   | 1  | Upper byte from/to                                |
| 1   | 0  | odd address<br>Lower byte from/to<br>even address |
| 1   | 1  | None                                              |

I/O ports are addressed in the same manner as memory location. Even addressed bytes are transferred on the  $D_7$ – $D_0$  bus lines and odd addressed bytes on  $D_{15}$ – $D_8$ .

The basic difference between the interrupt acknowledge cycle and a read cycle is that the interrupt acknowledge signal (INTA) is asserted in place of the read (RD) signal and the address bus is floated. (See Figure 6.) In the second of two successive INTA cycles, a byte of information is read from bus

lines  $D_7-D_0$  as supplied by the inerrupt system logic (i.e., 8259A Priority Interrupt Controller). This byte identifies the source (type) of the interrupt. It is multiplied by four and used as a pointer into an interrupt vector lookup table, as described earlier.

#### BUS TIMING-MEDIUM SIZE SYSTEMS

For medium size systems the MN/ $\overline{\rm MX}$  pin is connected to VSS and the 8288 Bus Controller is added to the system as well as a latch for latching the system address, and a transceiver to allow for bus loading greater than the 8086 is capable of handling. Signals ALE, DEN, and DT/ $\overline{\rm R}$  are generated by the 8288 instead of the processor in this configuration although their timing remains relatively the same. The 8086 status outputs ( $\overline{\rm S_2}$ ,  $\overline{\rm S_1}$ , and  $\overline{\rm S_0}$ ) provide type-of-cycle information and become 8288 inputs. This bus cycle information specifies read (code, data, or I/O), write (data or I/O), interrupt

acknowledge, or software halt. The 8288 thus issues control signals specifying memory read or write, I/O read or write, or interrupt acknowledge. The 8288 provides two types of write strobes, normal and advanced, to be applied as required. The normal write strobes have data valid at the leading edge of write. The advanced write strobes have the same timing as read strobes, and hence data isn't valid at the leading edge of write. The transceiver receives the usual DIR and  $\overline{G}$  inputs from the 8288's DT/ $\overline{R}$  and DEN.

The pointer into the interrupt vector table, which is passed during the second INTA cycle, can derive from an 8259A located on either the local bus or the system bus. If the master 8259A Priority Interrupt Controller is positioned on the local bus, a TTL gate is required to disable the transceiver when reading from the master 8259A during the interrupt acknowledge sequence and software "poll".



## **ABSOLUTE MAXIMUM RATINGS\***

| Ambient Temperature Under Bias | 0°C to 70°C     |
|--------------------------------|-----------------|
| Storage Temperature6           | 65°C to + 150°C |
| Voltage on Any Pin with        |                 |
| Respect to Ground              | 1.00  to  + 70  |
| Power Dissination              | 2.5W            |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

## **D.C. CHARACTERISTICS** (8086: $T_A = 0^{\circ}\text{C to }70^{\circ}\text{C}, V_{CC} = 5\text{V} \pm 10\%$ ) (8086-1: $T_A = 0$ °C to 70°C, $V_{CC} = 5V \pm 5$ %) (8086-2: $T_A = 0$ °C to 70°C, $V_{CC} = 5V \pm 5\%$ )

| Symbol          | Parameter                                                                                      | Min  | Max                   | Units | Test Conditions                                 |
|-----------------|------------------------------------------------------------------------------------------------|------|-----------------------|-------|-------------------------------------------------|
| V <sub>IL</sub> | Input Low Voltage                                                                              | -0.5 | +0.8                  | V     | (Note 1)                                        |
| V <sub>IH</sub> | Input High Voltage                                                                             | 2.0  | V <sub>CC</sub> + 0.5 | V     | (Notes 1, 2)                                    |
| VOL             | Output Low Voltage                                                                             |      | 0.45                  | V     | I <sub>OL</sub> = 2.5 mA                        |
| Voн             | Output High Voltage                                                                            | 2.4  |                       | V     | I <sub>OH</sub> = - 400 μA                      |
| Icc             | Power Supply Current: 8086<br>8086-1<br>8086-2                                                 |      | 340<br>360<br>350     | mA    | T <sub>A</sub> = 25°C                           |
| lu              | Input Leakage Current                                                                          |      | ±10                   | μΑ    | 0V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> (Note 3) |
| ILO             | Output Leakage Current                                                                         |      | ±10                   | μΑ    | $0.45V \le V_{OUT} \le V_{CC}$                  |
| V <sub>CL</sub> | Clock Input Low Voltage                                                                        | -0.5 | +0.6                  | ٧     |                                                 |
| V <sub>CH</sub> | Clock Input High Voltage                                                                       | 3.9  | V <sub>CC</sub> + 1.0 | V     |                                                 |
| C <sub>IN</sub> | Capacitance of Input Buffer<br>(All input except<br>AD <sub>0</sub> -AD <sub>15</sub> , RQ/GT) |      | 15                    | pF    | fc = 1 MHz                                      |
| C <sub>IO</sub> | Capacitance of I/O Buffer (AD <sub>0</sub> -AD <sub>15</sub> , RQ/GT)                          |      | 15                    | рF    | fc = 1 MHz                                      |

## NOTES:

- 1.  $V_{IL}$  tested with MN/ $\overline{MX}$  Pin = 0V.  $V_{IH}$  tested with MN/ $\overline{MX}$  Pin = 5V. MN/ $\overline{MX}$  Pin is a Strap Pin. 2. Not applicable to  $\overline{RQ}/\overline{GT0}$  and  $\overline{RQ}/\overline{GT1}$  (Pins 30 and 31).
- 3. HOLD and HLDA  $I_{LI}$  min = 30  $\mu$ A, max = 500  $\mu$ A.



# **A.C. CHARACTERISTICS** (8086: $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ ) (8086-1: $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = 5V \pm 5\%$ )

(8086-2:  $T_A = 0$ °C to 70°C,  $V_{CC} = 5V \pm 5\%$ )

## MINIMUM COMPLEXITY SYSTEM TIMING REQUIREMENTS

| Symbol  | Parameter                                        | 80  | 86  | 808 | 6-1 | 808 | 36-2 | Units | Test Conditions   |
|---------|--------------------------------------------------|-----|-----|-----|-----|-----|------|-------|-------------------|
| Зушьог  | Farameter                                        | Min | Max | Min | Max | Min | Max  | Onico | rest conditions   |
| TCLCL   | CLK Cycle Period                                 | 200 | 500 | 100 | 500 | 125 | 500  | ns    |                   |
| TCLCH   | CLK Low Time                                     | 118 |     | 53  |     | 68  |      | ns    |                   |
| TCHCL   | CLK High Time                                    | 69  |     | 39  |     | 44  |      | ns    |                   |
| TCH1CH2 | CLK Rise Time                                    |     | 10  |     | 10  |     | 10   | ns    | From 1.0V to 3.5V |
| TCL2CL1 | CLK Fall Time                                    |     | 10  |     | 10  |     | 10   | ns    | From 3.5V to 1.0V |
| TDVCL   | Data in Setup Time                               | 30  |     | 5   |     | 20  |      | ns    |                   |
| TCLDX   | Data in Hold Time                                | 10  |     | 10  |     | 10  |      | ns    |                   |
| TR1VCL  | RDY Setup Time<br>into 8284A (See<br>Notes 1, 2) | 35  |     | 35  |     | 35  |      | ns    |                   |
| TCLR1X  | RDY Hold Time<br>into 8284A (See<br>Notes 1, 2)  | 0   |     | 0   |     | 0   |      | ns    |                   |
| TRYHCH  | READY Setup<br>Time into 8086                    | 118 |     | 53  |     | 68  |      | ns    |                   |
| TCHRYX  | READY Hold Time into 8086                        | 30  |     | 20  |     | 20  |      | ns    |                   |
| TRYLCL  | READY Inactive to<br>CLK (See Note 3)            | -8  |     | -10 |     | -8  |      | ns    |                   |
| THVCH   | HOLD Setup Time                                  | 35  |     | 20  |     | 20  |      | ns    |                   |
| TINVCH  | INTR, NMI, TEST<br>Setup Time (See<br>Note 2)    | 30  |     | 15  |     | 15  |      | ns    |                   |
| TILIH   | Input Rise Time<br>(Except CLK)                  |     | 20  |     | 20  |     | 20   | ns    | From 0.8V to 2.0V |
| TIHIL   | Input Fall Time<br>(Except CLK)                  |     | 12  |     | 12  |     | 12   | ns    | From 2.0V to 0.8V |



## A.C. CHARACTERISTICS (Continued)

## **TIMING RESPONSES**

| Symbol | Parameter                             | 8086      |     | 8086-1    |     | 8086-2    | ?   | Units | Test                          |
|--------|---------------------------------------|-----------|-----|-----------|-----|-----------|-----|-------|-------------------------------|
| Oybo.  | , arameter                            | Min       | Max | Min       | Max | Min       | Max | Units | Conditions                    |
| TCLAV  | Address Valid Delay                   | 10        | 110 | 10        | 50  | 10        | 60  | ns    |                               |
| TCLAX  | Address Hold Time                     | 10        |     | 10        |     | 10        |     | ns    |                               |
| TCLAZ  | Address Float<br>Delay                | TCLAX     | 80  | 10        | 40  | TCLAX     | 50  | ns    |                               |
| TLHLL  | ALE Width                             | TCLCH-20  |     | TCLCH-10  |     | TCLCH-10  |     | ns    |                               |
| TCLLH  | ALE Active Delay                      |           | 80  |           | 40  |           | 50  | ns    |                               |
| TCHLL  | ALE Inactive Delay                    |           | 85  |           | 45  |           | 55  | ns    |                               |
| TLLAX  | Address Hold Time                     | TCHCL-10  |     | TCHCL-10  |     | TCHCL-10  |     | ns    |                               |
| TCLDV  | Data Valid Delay                      | 10        | 110 | 10        | 50  | 10        | 60  | ns    | *C <sub>L</sub> = 20-100 pF   |
| TCHDX  | Data Hold Time                        | 10        |     | 10        |     | 10        |     | ns    | for all 8086<br>Outputs (In   |
| TWHDX  | Data Hold Time<br>After WR            | TCLCH-30  |     | TCLCH-25  |     | TCLCH-30  |     | ns    | addition to 8086<br>selfload) |
| TCVCTV | Control Active<br>Delay 1             | 10        | 110 | 10        | 50  | 10        | 70  | ns    |                               |
| TCHCTV | Control Active<br>Delay 2             | 10        | 110 | 10        | 45  | 10        | 60  | ns    |                               |
| TCVCTX | Control Inactive<br>Delay             | 10        | 110 | 10        | 50  | 10        | 70  | ns    |                               |
| TAZRL  | Address Float to<br>READ Active       | 0         |     | 0         |     | 0         |     | ns    | ·                             |
| TCLRL  | RD Active Delay                       | 10        | 165 | 10        | 70  | 10        | 100 | ns    |                               |
| TCLRH  | RD Inactive Delay                     | 10        | 150 | 10        | 60  | 10        | 80  | ns    |                               |
| TRHAV  | RD Inactive to Next<br>Address Active | TCLCL-45  |     | TCLCL-35  |     | TCLCL-40  |     | ns    |                               |
| TCLHAV | HLDA Valid Delay                      | 10        | 160 | 10        | 60  | 10        | 100 | ns    |                               |
| TRLRH  | RD Width                              | 2TCLCL-75 |     | 2TCLCL-40 |     | 2TCLCL-50 |     | ns    |                               |
| TWLWH  | WR Width                              | 2TCLCL-60 |     | 2TCLCL-35 |     | 2TCLCL-40 |     | ns    |                               |
| TAVAL  | Address Valid to<br>ALE Low           | TCLCH-60  |     | TCLCH-35  |     | TCLCH-40  |     | ns    |                               |
| TOLOH  | Output Rise Time                      |           | 20  |           | 20  |           | 20  | ns    | From 0.8V to 2.0V             |
| TOHOL  | Output Fall Time                      |           | 12  |           | 12  |           | 12  | ns    | From 2.0V to 0.8V             |

## NOTES:

- 1. Signal at 8284A shown for reference only.
- 2. Setup requirement for asynchronous signal only to guarantee recognition at next CLK.
- 3. Applies only to T2 state. (8 ns into T3).



## A.C. TESTING INPUT, OUTPUT WAVEFORM



## A.C. TESTING LOAD CIRCUIT



## **WAVEFORMS**

## MINIMUM MODE





## **MINIMUM MODE** (Continued)



## NOTES:

- All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified.
   RDY is sampled near the end of T<sub>2</sub>, T<sub>3</sub>, T<sub>W</sub> to determine if T<sub>W</sub> machines states are to be inserted.
   Two INTA cycles run back-to-back. The 8086 LOCAL ADDR/DATA BUS is floating during both INTA cycles. Control signals shown for second INTA cycle.
- 4. Signals at 8284A are shown for reference only.
- 5. All timing measurements are made at 1.5V unless otherwise noted.



## A.C. CHARACTERISTICS

## MAX MODE SYSTEM (USING 8288 BUS CONTROLLER) TIMING REQUIREMENTS

| Symbol  | Parameter                                                      | 80  | 86  | 8086-1 |     | 8086-2 |     | Units | Test              |  |
|---------|----------------------------------------------------------------|-----|-----|--------|-----|--------|-----|-------|-------------------|--|
| Symbol  | Parameter                                                      | Min | Max | Min    | Max | Min    | Max | Onits | Conditions        |  |
| TCLCL   | CLK Cycle Period                                               | 200 | 500 | 100    | 500 | 125    | 500 | ns    |                   |  |
| TCLCH   | CLK Low Time                                                   | 118 |     | 53     |     | 68     |     | ns    |                   |  |
| TCHCL   | CLK High Time                                                  | 69  |     | 39     |     | 44     |     | ns    |                   |  |
| TCH1CH2 | CLK Rise Time                                                  |     | 10  |        | 10  |        | 10  | ns    | From 1.0V to 3.5\ |  |
| TCL2CL1 | CLK Fall Time                                                  |     | 10  |        | 10  |        | 10  | ns    | From 3.5V to 1.0\ |  |
| TDVCL   | Data in Setup Time                                             | 30  |     | 5      |     | 20     |     | ns    |                   |  |
| TCLDX   | Data in Hold Time                                              | 10  |     | 10     |     | 10     |     | ns    |                   |  |
| TR1VCL  | RDY Setup Time<br>into 8284A<br>(Notes 1, 2)                   | 35  |     | 35     |     | 35     |     | ns    |                   |  |
| TCLR1X  | RDY Hold Time<br>into 8284A<br>(Notes 1, 2)                    | 0   |     | 0      |     | 0      |     | ns    |                   |  |
| TRYHCH  | READY Setup<br>Time into 8086                                  | 118 |     | 53     |     | 68     |     | ns    |                   |  |
| TCHRYX  | READY Hold Time into 8086                                      | 30  |     | 20     |     | 20     |     | ns    |                   |  |
| TRYLCL  | READY Inactive to<br>CLK (Note 4)                              | -8  |     | -10    |     | -8     |     | ns    |                   |  |
| TINVCH  | Setup Time for<br>Recognition (INTR,<br>NMI, TEST)<br>(Note 2) | 30  |     | 15     |     | 15     |     | ns    |                   |  |
| TGVCH   | RQ/GT Setup Time<br>(Note 5)                                   | 30  |     | 15     |     | 15     |     | ns    |                   |  |
| TCHGX   | RQ Hold Time into<br>8086                                      | 40  |     | 20     |     | 30     |     | ns    |                   |  |
| TILIH   | Input Rise Time<br>(Except CLK)                                |     | 20  |        | 20  |        | 20  | ns    | From 0.8V to 2.0  |  |
| TIHIL   | Input Fall Time<br>(Except CLK)                                |     | 12  |        | 12  |        | 12  | ns    | From 2.0V to 0.8  |  |



## A.C. CHARACTERISTICS (Continued)

## **TIMING RESPONSES**

| Symbol | Parameter                                         | 808   | 16  | 808 | B <b>6-1</b> | 8086  | 8086-2 |       | Test                                       |  |
|--------|---------------------------------------------------|-------|-----|-----|--------------|-------|--------|-------|--------------------------------------------|--|
|        | raiametei                                         | Min   | Max | Min | Max          | Min   | Max    | Units | Conditions                                 |  |
| TCLML  | Command Active<br>Delay (See Note 1)              | 10    | 35  | 10  | 35           | 10    | 35     | ns    |                                            |  |
| TCLMH  | Command Inactive<br>Delay (See Note 1)            | 10    | 35  | 10  | 35           | 10    | 35     | ns    |                                            |  |
| TRYHSH | READY Active to<br>Status Passive (See<br>Note 3) |       | 110 |     | 45           |       | 65     | ns    |                                            |  |
| TCHSV  | Status Active Delay                               | 10    | 110 | 10  | 45           | 10    | 60     | ns    |                                            |  |
| TCLSH  | Status Inactive<br>Delay                          | 10    | 130 | 10  | 55           | 10    | 70     | ns    |                                            |  |
| TCLAV  | Address Valid Delay                               | 10    | 110 | 10  | 50           | 10    | 60     | ns    |                                            |  |
| TCLAX  | Address Hold Time                                 | 10    |     | 10  |              | 10    |        | ns    |                                            |  |
| TCLAZ  | Address Float Delay                               | TCLAX | 80  | 10  | 40           | TCLAX | 50     | ns    |                                            |  |
| TSVLH  | Status Valid to ALE<br>High (See Note 1)          |       | 15  |     | 15           |       | 15     | ns    |                                            |  |
| TSVMCH | Status Valid to<br>MCE High (See<br>Note 1)       |       | 15  |     | 15           |       | 15     | ns    |                                            |  |
| TCLLH  | CLK Low to ALE<br>Valid (See Note 1)              |       | 15  |     | 15           |       | 15     | ns    | C <sub>L</sub> = 20-100 pF<br>for all 8086 |  |
| TCLMCH | CLK Low to MCE<br>High (See Note 1)               |       | 15  |     | 15           |       | 15     | ns    | Outputs (In addition to 8086 self-load)    |  |
| TCHLL  | ALE Inactive Delay<br>(See Note 1)                |       | 15  |     | 15           |       | 15     | ns    | ,                                          |  |
| TCLMCL | MCE Inactive Delay<br>(See Note 1)                |       | 15  |     | 15           |       | 15     | ns    |                                            |  |
| TCLDV  | Data Valid Delay                                  | 10    | 110 | 10  | 50           | 10    | 60     | ns    |                                            |  |
| TCHDX  | Data Hold Time                                    | 10    |     | 10  |              | 10    |        | ns    |                                            |  |
| TCVNV  | Control Active<br>Delay (See Note 1)              | 5     | 45  | 5   | 45           | 5     | 45     | ns    |                                            |  |
| TCVNX  | Control Inactive<br>Delay (See Note 1)            | 10    | 45  | 10  | 45           | 10    | 45     | ns    |                                            |  |
| TAZRL  | Address Float to<br>READ Active                   | 0     |     | 0   |              | 0     |        | ns    |                                            |  |
| TCLRL  | RD Active Delay                                   | 10    | 165 | 10  | 70           | 10    | 100    | ns    |                                            |  |
| TCLRH  | RD Inactive Delay                                 | 10    | 150 | 10  | 60           | 10    | 80     | ns    |                                            |  |



## A.C. CHARACTERISTICS (Continued)

## TIMING RESPONSES (Continued)

| Symbol | Parameter                                       | 8086      |     | 8086-1    |    | 8086-2    | !   | Units | Test                                                                                        |  |
|--------|-------------------------------------------------|-----------|-----|-----------|----|-----------|-----|-------|---------------------------------------------------------------------------------------------|--|
| Symbol | raidilletei                                     | Min       | Max | ax Min    |    | Min       | Max |       | Conditions                                                                                  |  |
| TRHAV  | RD Inactive to Next<br>Address Active           | TCLCL-45  |     | TCLCL-35  |    | TCLCL-40  |     | ns    |                                                                                             |  |
| TCHDTL | Direction Control<br>Active Delay<br>(Note 1)   |           | 50  |           | 50 |           | 50  | ns    | C <sub>L</sub> = 20-100 pF<br>for all 8086<br>Outputs (In<br>addition to 8086<br>self-load) |  |
| TCHDTH | Direction Control<br>Inactive Delay<br>(Note 1) |           | 30  |           | 30 |           | 30  | ns    |                                                                                             |  |
| TCLGL  | GT Active Delay                                 | 0         | 85  | 0         | 38 | 0         | 50  | ns    |                                                                                             |  |
| TCLGH  | GT Inactive Delay                               | 0         | 85  | 0         | 45 | 0         | 50  | ns    |                                                                                             |  |
| TRLRH  | RD Width                                        | 2TCLCL-75 |     | 2TCLCL-40 |    | 2TCLCL-50 |     | ns    |                                                                                             |  |
| TOLOH  | Output Rise Time                                |           | 20  |           | 20 |           | 20  | ns    | From 0.8V to 2.0V                                                                           |  |
| TOHOL  | Output Fall Time                                |           | 12  |           | 12 |           | 12  | ns    | From 2.0V to 0.8V                                                                           |  |

<sup>1.</sup> Signal at 8284A or 8288 shown for reference only.

<sup>2.</sup> Setup requirement for asynchronous signal only to guarantee recognition at next CLK.

<sup>3.</sup> Applies only to T3 and wait states.
4. Applies only to T2 state (8 ns into T3).



## **WAVEFORMS**

## **MAXIMUM MODE**





## **MAXIMUM MODE** (Continued)



#### NOTES:

- All signals switch between V<sub>OH</sub> and V<sub>OL</sub> unless otherwise specified.
   RDY is sampled near the end of T<sub>2</sub>, T<sub>3</sub>, T<sub>W</sub> to determine if T<sub>W</sub> machines states are to be inserted.
- 3. Cascade address is valid between first and second INTA cycle.
- 4. Two INTA cycles run back-to-back. The 8086 LOCAL ADDR/DATA BUS is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle.
- 5. Signals at 8284A or 8288 are shown for reference only.
- 6. The issuance of the 8288 command and control signals (MRDC, MWTC, AMWC, IORC, IOWC, AIOWC, INTA and DEN) lags the active high 8288 CEN.
- 7. All timing measurements are made at 1.5V unless otherwise noted.
- Status inactive in state just prior to T<sub>4</sub>.



## **ASYNCHRONOUS SIGNAL RECOGNITION**



## BUS LOCK SIGNAL TIMING (MAXIMUM MODE ONLY)



## **RESET TIMING**



## REQUEST/GRANT SEQUENCE TIMING (MAXIMUM MODE ONLY)





## HOLD/HOLD ACKNOWLEDGE TIMING (MINIMUM MODE ONLY)





## **Table 2. Instruction Set Summary**

| Mnemonic and<br>Description         | Instruction Code |               |               |               |  |  |  |  |  |  |
|-------------------------------------|------------------|---------------|---------------|---------------|--|--|--|--|--|--|
| DATA TRANSFER                       | •                |               |               |               |  |  |  |  |  |  |
| MOV = Move:                         | 76543210         | 76543210      | 76543210      | 76543210      |  |  |  |  |  |  |
| Register/Memory to/from Register    | 100010dw         | mod reg r/m   |               |               |  |  |  |  |  |  |
| Immediate to Register/Memory        | 1100011w         | mod 0 0 0 r/m | data          | data if w = 1 |  |  |  |  |  |  |
| Immediate to Register               | 1 0 1 1 w reg    | data          | data if w = 1 |               |  |  |  |  |  |  |
| Memory to Accumulator               | 1010000w         | addr-low      | addr-high     |               |  |  |  |  |  |  |
| Accumulator to Memory               | 1010001w         | addr-low      | addr-high     |               |  |  |  |  |  |  |
| Register/Memory to Segment Register | 10001110         | mod 0 reg r/m |               |               |  |  |  |  |  |  |
| Segment Register to Register/Memory | 10001100         | mod 0 reg r/m |               |               |  |  |  |  |  |  |
| PUSH = Push:                        |                  |               |               |               |  |  |  |  |  |  |
| Register/Memory                     | 11111111         | mod 1 1 0 r/m |               |               |  |  |  |  |  |  |
| Register                            | 0 1 0 1 0 reg    | ]             |               |               |  |  |  |  |  |  |
| Segment Register                    | 0 0 0 reg 1 1 0  | ]             |               |               |  |  |  |  |  |  |
| POP = Pop:                          |                  |               |               |               |  |  |  |  |  |  |
| Register/Memory                     | 10001111         | mod 0 0 0 r/m |               |               |  |  |  |  |  |  |
| Register                            | 01011reg         | ]             |               |               |  |  |  |  |  |  |
| Segment Register                    | 0 0 0 reg 1 1 1  | ]             |               |               |  |  |  |  |  |  |
| XCHG = Exchange:                    |                  |               |               |               |  |  |  |  |  |  |
| Register/Memory with Register       | 1000011w         | mod reg r/m   |               |               |  |  |  |  |  |  |
| Register with Accumulator           | 1 0 0 1 0 reg    | ]             |               |               |  |  |  |  |  |  |
| IN = Input from:                    |                  |               |               |               |  |  |  |  |  |  |
| Fixed Port                          | 1110010w         | port          |               |               |  |  |  |  |  |  |
| Variable Port                       | 1110110w         | ]             |               |               |  |  |  |  |  |  |
| OUT = Output to:                    |                  | -             |               |               |  |  |  |  |  |  |
| Fixed Port                          | 1110011w         | port          |               |               |  |  |  |  |  |  |
| Variable Port                       | 1110111w         | ]             |               |               |  |  |  |  |  |  |
| XLAT = Translate Byte to AL         | 11010111         | ]             |               |               |  |  |  |  |  |  |
| LEA = Load EA to Register           | 10001101         | mod reg r/m   |               |               |  |  |  |  |  |  |
| LDS = Load Pointer to DS            | 11000101         | mod reg r/m   |               |               |  |  |  |  |  |  |
| LES = Load Pointer to ES            | 11000100         | mod reg r/m   |               |               |  |  |  |  |  |  |
| LAHF = Load AH with Flags           | 10011111         | ]             |               |               |  |  |  |  |  |  |
| SAHF = Store AH into Flags          | 10011110         | ]             |               |               |  |  |  |  |  |  |
| PUSHF = Push Flags                  | 10011100         | ]             |               |               |  |  |  |  |  |  |
| POPF = Pop Flags                    | 10011101         | ]             |               |               |  |  |  |  |  |  |

Mnemonics © Intel, 1978



Table 2. Instruction Set Summary (Continued)

| Table 2. Instruction Set Summary (Continued)                  |           |               |               |                   |  |  |  |  |  |
|---------------------------------------------------------------|-----------|---------------|---------------|-------------------|--|--|--|--|--|
| Mnemonic and<br>Description                                   |           | Instruc       | tion Code     |                   |  |  |  |  |  |
| ARITHMETIC                                                    | 76543210  | 76543210      | 76543210      | 76543210          |  |  |  |  |  |
| ADD = Add:                                                    |           |               |               |                   |  |  |  |  |  |
| Reg./Memory with Register to Either                           | 000000dw  | mod reg r/m   |               |                   |  |  |  |  |  |
| Immediate to Register/Memory                                  | 100000sw  | mod 0 0 0 r/m | data          | data if s: w = 01 |  |  |  |  |  |
| Immediate to Accumulator                                      | 0000010w  | data          | data if w = 1 | ]                 |  |  |  |  |  |
| ADC = Add with Carry:                                         |           |               |               |                   |  |  |  |  |  |
| Reg./Memory with Register to Either                           | 000100dw  | mod reg r/m   |               |                   |  |  |  |  |  |
| Immediate to Register/Memory                                  | 100000sw  | mod 0 1 0 r/m | data          | data if s: w = 01 |  |  |  |  |  |
| Immediate to Accumulator                                      | 0001010w  | data          | data if w = 1 | ]                 |  |  |  |  |  |
| INC = Increment:                                              |           |               |               | •                 |  |  |  |  |  |
| Register/Memory                                               | 1111111w  | mod 0 0 0 r/m |               |                   |  |  |  |  |  |
| Register                                                      | 01000reg  | ]             |               |                   |  |  |  |  |  |
| AAA = ASCII Adjust for Add                                    | 00110111  | ]             |               |                   |  |  |  |  |  |
| BAA = Decimal Adjust for Add                                  | 00100111  | )<br>         |               |                   |  |  |  |  |  |
| SUB = Subtract:                                               |           | ļ             |               |                   |  |  |  |  |  |
| Reg./Memory and Register to Either                            | 001010dw  | mod reg r/m   |               |                   |  |  |  |  |  |
| Immediate from Register/Memory                                | 100000sw  | mod 1 0 1 r/m | data          | data if s w = 01  |  |  |  |  |  |
| Immediate from Accumulator                                    | 0010110w  | data          | data if w = 1 | ]                 |  |  |  |  |  |
|                                                               | 0010110#  | J Guid J      | Cata ii w     | J                 |  |  |  |  |  |
| SSB = Subtract with Borrow                                    | 000110    |               |               |                   |  |  |  |  |  |
| Reg./Memory and Register to Either                            | 000110dw  | mod reg r/m   |               | 1 1 1 1 1 1 1 1 1 |  |  |  |  |  |
| Immediate from Register/Memory Immediate from Accumulator     | 100000sw  | mod 0 1 1 r/m | data          | data if s w = 01  |  |  |  |  |  |
|                                                               | 000111w   | data          | data if w = 1 | ]                 |  |  |  |  |  |
| DEC = Decrement:                                              | 444444    |               |               |                   |  |  |  |  |  |
| Register/memory                                               | 1111111W  | mod 0 0 1 r/m |               |                   |  |  |  |  |  |
| Register  NEG = Change sign                                   | 01001 reg |               |               |                   |  |  |  |  |  |
| CMP = Compare:                                                | 1111011w  | mod 0 1 1 r/m |               |                   |  |  |  |  |  |
| Register/Memory and Register                                  | 001110dw  | med son s/m   |               |                   |  |  |  |  |  |
| Immediate with Register/Memory                                | 100000sw  | mod reg r/m   | data          | data if s w = 01  |  |  |  |  |  |
| Immediate with Accumulator                                    | 0011110w  | mod 1 1 1 r/m | data if w = 1 | data ir s w = U1  |  |  |  |  |  |
| AAS = ASCII Adjust for Subtract                               |           | data j        | data ir w = 1 | J                 |  |  |  |  |  |
| DAS = Decimal Adjust for Subtract                             | 00111111  |               |               |                   |  |  |  |  |  |
| MUL = Multiply (Unsigned)                                     | 00101111  |               |               |                   |  |  |  |  |  |
|                                                               | 1111011w  | mod 1 0 0 r/m |               |                   |  |  |  |  |  |
| IMUL = Integer Multiply (Signed)                              | 1111011w  | mod 1 0 1 r/m |               |                   |  |  |  |  |  |
| AAM = ASCII Adjust for Multiply  DIV = Divide (Unsigned)      | 11010100  | 00001010      |               |                   |  |  |  |  |  |
| . • .                                                         | 1111011w  | mod 1 1 1 r/m |               |                   |  |  |  |  |  |
| IDIV = Integer Divide (Signed)  AAD = ASCII Adjust for Divide | 1111011w  | mod 1 1 1 r/m |               |                   |  |  |  |  |  |
| AAD = ASCII Adjust for Divide  CBW = Convert Byte to Word     | 11010101  | 00001010      |               |                   |  |  |  |  |  |
| ·                                                             | 10011000  |               |               |                   |  |  |  |  |  |
| CWD = Convert Word to Double Word                             | 10011001  |               | 0-00          | ·-· - ·           |  |  |  |  |  |

Mnemonics © Intel, 1978



Table 2. Instruction Set Summary (Continued)

| Mnemonic and<br>Description                                                                          |          | Instruc       | tion Code     | -             |
|------------------------------------------------------------------------------------------------------|----------|---------------|---------------|---------------|
| LOGIC                                                                                                | 76543210 | 76543210      | 76543210      | 76543210      |
| NOT = Invert                                                                                         | 1111011w | mod 0 1 0 r/m |               |               |
| SHL/SAL = Shift Logical/Arithmetic Left                                                              | 110100vw | mod 1 0 0 r/m |               |               |
| SHR = Shift Logical Right                                                                            | 110100vw | mod 1 0 1 r/m |               |               |
| SAR = Shift Arithmetic Right                                                                         | 110100vw | mod 1 1 1 r/m |               |               |
| ROL = Rotate Left                                                                                    | 110100vw | mod 0 0 0 r/m |               |               |
| ROR = Rotate Right                                                                                   | 110100vw | mod 0 0 1 r/m |               |               |
| RCL = Rotate Through Carry Flag Left                                                                 | 110100vw | mod 0 1 0 r/m |               |               |
| RCR = Rotate Through Carry Right                                                                     | 110100vw | mod 0 1 1 r/m |               |               |
| AND = And:                                                                                           |          |               |               |               |
| Reg./Memory and Register to Either                                                                   | 001000dw | mod reg r/m   |               |               |
| Immediate to Register/Memory                                                                         | 1000000w | mod 1 0 0 r/m | data          | data if w = 1 |
| Immediate to Accumulator                                                                             | 0010010w | data          | data if w = 1 |               |
| ${\sf TEST} = {\sf And} \; {\sf Function} \; {\sf to} \; {\sf Flags}, \; {\sf No} \; {\sf Result} :$ |          |               |               |               |
| Register/Memory and Register                                                                         | 1000010w | mod reg r/m   |               |               |
| Immediate Data and Register/Memory                                                                   | 1111011w | mod 0 0 0 r/m | data          | data if w = 1 |
| Immediate Data and Accumulator                                                                       | 1010100w | data          | data if w = 1 |               |
| OR = Or:                                                                                             |          |               |               |               |
| Reg./Memory and Register to Either                                                                   | 000010dw | mod reg r/m   |               |               |
| Immediate to Register/Memory                                                                         | 1000000w | mod 0 0 1 r/m | data          | data if w = 1 |
| Immediate to Accumulator                                                                             | 0000110w | data          | data if w = 1 |               |
| XOR = Exclusive or:                                                                                  |          | ·             |               |               |
| Reg./Memory and Register to Either                                                                   | 001100dw | mod reg r/m   |               |               |
| Immediate to Register/Memory                                                                         | 1000000w | mod 1 1 0 r/m | data          | data if w = 1 |
| Immediate to Accumulator                                                                             | 0011010w | data          | data if w = 1 |               |
| STRING MANIPULATION                                                                                  |          |               |               |               |
| REP = Repeat                                                                                         | 1111001z | 1             |               |               |
| MOVS = Move Byte/Word                                                                                | 1010010w |               |               |               |
| •                                                                                                    |          |               |               |               |
| CMPS = Compare Byte/Word                                                                             | 1010011w |               |               |               |
| SCAS = Scan Byte/Word                                                                                | 1010111w |               |               |               |
| LODS = Load Byte/Wd to AL/AX                                                                         | 1010110w |               |               |               |
| STOS = Stor Byte/Wd from AL/A                                                                        | 1010101w |               |               |               |
| CONTROL TRANSFER                                                                                     |          |               |               |               |
| CALL = Call:                                                                                         |          | ,             | ·             |               |
| Direct within Segment                                                                                | 11101000 | disp-low      | disp-high     |               |
| Indirect within Segment                                                                              | 11111111 | mod 0 1 0 r/m | ······        |               |
| Direct Intersegment                                                                                  | 10011010 | offset-low    | offset-high   |               |
|                                                                                                      |          | seg-low       | seg-high      |               |
| Indirect Intersegment                                                                                | 11111111 | mod 0 1 1 r/m |               |               |

Mnemonics © Intel, 1978



Table 2. Instruction Set Summary (Continued)

| Mnemonic and                                    | <u> </u> | Instruc       | tion Code   |
|-------------------------------------------------|----------|---------------|-------------|
| Description  JMP = Unconditional Jump:          | 76543210 | 76543210      | 76543210    |
| Direct within Segment                           | 11101001 | disp-low      |             |
| Direct within Segment-Short                     | 11101011 |               | disp-high   |
| Indirect within Segment                         |          | disp          |             |
| -                                               | 11111111 | mod 1 0 0 r/m |             |
| Direct Intersegment                             | 11101010 | offset-low    | offset-high |
|                                                 |          | seg-low       | seg-high    |
| ndirect Intersegment                            | 11111111 | mod 1 0 1 r/m |             |
| ET = Return from CALL:                          |          |               |             |
| Within Segment                                  | 11000011 |               |             |
| Vithin Seg Adding Immed to SP                   | 11000010 | data-low      | data-high   |
| ntersegment                                     | 11001011 |               |             |
| Intersegment Adding Immediate to SP             | 11001010 | data-low      | data-high   |
| JE/JZ = Jump on Equal/Zero                      | 01110100 | disp          |             |
| IL/JNGE = Jump on Less/Not Greater or Equal     | 01111100 | disp          |             |
| ILE/JNG = Jump on Less or Equal/<br>Not Greater | 01111110 | disp          |             |
| B/JNAE = Jump on Below/Not Above or Equal       | 01110010 | disp          |             |
| BE/JNA = Jump on Below or Equal/<br>Not Above   | 01110110 | disp          |             |
| P/JPE = Jump on Parity/Parity Even              | 01111010 | disp          |             |
| 0 = Jump on Overflow                            | 01110000 | disp          |             |
| S = Jump on Sign                                | 01111000 | disp          |             |
| NE/JNZ = Jump on Not Equal/Not Zero             | 01110101 | disp          |             |
| #L/JGE = Jump on Not Less/Greater or Equal      | 01111101 | disp          |             |
| NLE/JG = Jump on Not Less or Equal/<br>Greater  | 01111111 | disp          |             |
| INB/JAE = Jump on Not Below/Above or Equal      | 01110011 | disp          |             |
| NBE/JA = Jump on Not Below or                   | 01110111 | disp          |             |
| Equal/Above  NP/JPO = Jump on Not Par/Par Odd   | 01111011 | disp          |             |
| NO = Jump on Not Overflow                       | 01110001 | disp          |             |
| NS = Jump on Not Sign                           | 01111001 | disp          |             |
| OOP = Loop CX Times                             | 11100010 | disp          |             |
| OOPZ/LOOPE = Loop While Zero/Equal              | 11100001 | disp          |             |
| OOPNZ/LOOPNE = Loop While Not                   |          |               |             |
| Zero/Equal                                      | 11100000 | disp          |             |
| ICXZ = Jump on CX Zero                          | 11100011 | disp          |             |
| NT = Interrupt                                  |          |               |             |
| Type Specified                                  | 11001101 | type          |             |
| Туре 3                                          | 11001100 |               |             |
| INTO = Interrupt on Overflow                    | 11001110 |               |             |
| IRET = Interrupt Return                         | 11001111 |               |             |



Table 2. Instruction Set Summary (Continued)

| Mnemonic and<br>Description       |          | Instruction Code |  |  |  |  |  |  |
|-----------------------------------|----------|------------------|--|--|--|--|--|--|
|                                   | 76543210 | 76543210         |  |  |  |  |  |  |
| PROCESSOR CONTROL                 |          |                  |  |  |  |  |  |  |
| CLC = Clear Carry                 | 11111000 |                  |  |  |  |  |  |  |
| CMC = Complement Carry            | 11110101 |                  |  |  |  |  |  |  |
| STC = Set Carry                   | 11111001 |                  |  |  |  |  |  |  |
| CLD = Clear Direction             | 11111100 |                  |  |  |  |  |  |  |
| STD = Set Direction               | 11111101 |                  |  |  |  |  |  |  |
| CLI = Clear Interrupt             | 11111010 |                  |  |  |  |  |  |  |
| STI = Set Interrupt               | 11111011 |                  |  |  |  |  |  |  |
| HLT = Halt                        | 11110100 |                  |  |  |  |  |  |  |
| <b>WAIT</b> = Wait                | 10011011 |                  |  |  |  |  |  |  |
| ESC = Escape (to External Device) | 11011xxx | mod x x x r/m    |  |  |  |  |  |  |
| LOCK = Bus Lock Prefix            | 11110000 |                  |  |  |  |  |  |  |

#### NOTES:

AL = 8-bit accumulator

AX = 16-bit accumulator

CX = Count register

DS = Data segment ES = Extra segment

Above/below refers to unsigned value

Greater = more positive;

Less = less positive (more negative) signed values

if d = 1 then "to" reg; if d = 0 then "from" reg

if w = 1 then word instruction; if w = 0 then byte instruc-

if mod = 11 then r/m is treated as a REG field

if mod = 00 then DISP = 0\*, disp-low and disp-high are absent

if mod = 01 then DISP = disp-low sign-extended to 16 bits, disp-high is absent

if mod = 10 then DISP = disp-high; disp-low

if r/m = 000 then EA = (BX) + (SI) + DISP

if r/m = 001 then EA = (BX) + (DI) + DISP

if r/m = 010 then EA = (BP) + (SI) + DISP

if r/m = 011 then EA = (BP) + (DI) + DISP

if r/m = 100 then EA = (SI) + DISP

if r/m = 101 then EA = (DI) + DISP if r/m = 110 then EA = (BP) + DISP\*

if r/m = 111 then EA = (BX) + DISP

DISP follows 2nd byte of instruction (before data if required)

\*except if mod = 00 and r/m = 110 then EA = disp-high; disp-low.

Mnemonics © Intel, 1978

| if s | s w = | 01 | then | 16 | bits | of | immediate | data | form | the | oper- |
|------|-------|----|------|----|------|----|-----------|------|------|-----|-------|
|      | and   |    |      |    |      |    |           |      |      |     |       |

if s w = 11 then an immediate data byte is sign extended to form the 16-bit operand

if v = 0 then "count" = 1; if v = 1 then "count" in (CL) x = don't care

x = don't carez is used for string primitives for comparison with ZF FLAG

#### 2 to dood to. outling printing to to to to the part of the

## SEGMENT OVERRIDE PREFIX

001 reg 110

REG is assigned according to the following table:

| 16-Bit (w = 1) | 8-Bit (w = 0) | Segment |  |  |  |
|----------------|---------------|---------|--|--|--|
| 000 AX         | 000 AL        | 00 ES   |  |  |  |
| 001 CX         | 001 CL        | 01 CS   |  |  |  |
| 010 DX         | 010 DL        | 10 SS   |  |  |  |
| 011 BX         | 011 BL        | 11 DS   |  |  |  |
| 100 SP         | 100 AH        |         |  |  |  |
| 101 BP         | 101 CH        |         |  |  |  |
| 110 SI         | 110 DH        | }       |  |  |  |
| 111 DI         | 111 BH        |         |  |  |  |

Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file:

FLAGS = X:X:X:X:(OF):(DF):(IF):(TF):(SF):(ZF):X:(AF):X:(PF):X:(CF)

## **DATA SHEET REVISION REVIEW**

The following list represents key differences between this and the -004 data sheet. Please review this summary carefully.

- 1. The Intel 8086 implementation technology (HMOS) has been changed to (HMOS-III).
- Delete all "changes from 1985 Handbook Specification" sentences.



# 82C55A CHMOS PROGRAMMABLE PERIPHERAL INTERFACE

- Compatible with all Intel and Most Other Microprocessors
- High Speed, "Zero Wait State" Operation with 8 MHz 8086/88 and 80186/188
- 24 Programmable I/O Pins
- **Low Power CHMOS**
- Completely TTL Compatible

- Control Word Read-Back Capability
- Direct Bit Set/Reset Capability
- 2.5 mA DC Drive Capability on all I/O Port Outputs
- Available in 40-Pin DIP and 44-Pin PLCC
- Available in EXPRESS
  - Standard Temperature Range
  - Extended Temperature Range

The Intel 82C55A is a high-performance, CHMOS version of the industry standard 8255A general purpose programmable I/O device which is designed for use with all Intel and most other microprocessors. It provides 24 I/O pins which may be individually programmed in 2 groups of 12 and used in 3 major modes of operation. The 82C55A is pin compatible with the NMOS 8255A and 8255A-5.

In MODE 0, each group of 12 I/O pins may be programmed in sets of 4 and 8 to be inputs or outputs. In MODE 1, each group may be programmed to have 8 lines of input or output. 3 of the remaining 4 pins are used for handshaking and interrupt control signals. MODE 2 is a strobed bi-directional bus configuration.

The 82C55A is fabricated on Intel's advanced CHMOS III technology which provides low power consumption with performance equal to or greater than the equivalent NMOS product. The 82C55A is available in 40-pin DIP and 44-pin plastic leaded chip carrier (PLCC) packages.



Figure 1. 82C55A Block Diagram



Figure 2. 82C55A Pinout
Diagrams are for pin reference only. Package
sizes are not to scale.

October 1995 Order Number: 231256-004



**Table 1. Pin Description** 

| Symbol            | Pin N<br>Dip | umber<br>PLCC    | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                   |                |    |    |    |                         |
|-------------------|--------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|----|----|-------------------------|
| PA <sub>3-0</sub> | 1-4          | 2–5              | 1/0  | <b>PORT A, PINS 0-3:</b> Lower nibble of an 8-bit data output latch/buffer and an 8-bit data input latch.                                                                                                                                                                                                                                           |                |    |    |    |                         |
| RD                | 5            | 6                | I    | <b>READ CONTROL:</b> This input is low during CPU read operations.                                                                                                                                                                                                                                                                                  |                |    |    |    |                         |
| CS                | 6            | 7                | I    | CHIP SELECT: A low on this input enables the 82C55A to respond to $\overline{RD}$ and $\overline{WR}$ signals. $\overline{RD}$ and WR are ignored otherwise.                                                                                                                                                                                        |                |    |    |    |                         |
| GND               | 7            | 8                |      | System Ground                                                                                                                                                                                                                                                                                                                                       |                |    |    |    |                         |
| A <sub>1-0</sub>  | 8-9          | 9–10             | I    | ADDRESS: These input signals, in conjunction $\overline{RD}$ and $\overline{WR}$ , control the selection of one of the three ports or the control word registers.                                                                                                                                                                                   |                |    |    |    |                         |
|                   |              |                  |      | A <sub>1</sub>                                                                                                                                                                                                                                                                                                                                      | A <sub>0</sub> | RD | WR | CS | Input Operation (Read)  |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 0              | 0  | 1  | 0  | Port A - Data Bus       |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 1              | 0  | 1  | 0  | Port B - Data Bus       |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 0              | 0  | 1  | 0  | Port C - Data Bus       |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 1              | 0  | 1  | 0  | Control Word - Data Bus |
|                   |              |                  |      | Output Operation (Write)                                                                                                                                                                                                                                                                                                                            |                |    |    |    |                         |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 0              | 1  | 0  | 0  | Data Bus - Port A       |
|                   |              |                  |      | 0                                                                                                                                                                                                                                                                                                                                                   | 1              | 1  | 0  | 0  | Data Bus - Port B       |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 0              | 1  | 0  | 0  | Data Bus - Port C       |
|                   |              |                  |      | 1                                                                                                                                                                                                                                                                                                                                                   | 1              | 1  | 0  | 0  | Data Bus - Control      |
|                   |              |                  |      |                                                                                                                                                                                                                                                                                                                                                     |                |    |    |    | Disable Function        |
|                   |              |                  |      | Х                                                                                                                                                                                                                                                                                                                                                   | Χ              | Χ  | Х  | 1  | Data Bus - 3 - State    |
|                   |              |                  |      | Х                                                                                                                                                                                                                                                                                                                                                   | Х              | 1  | 1  | 0  | Data Bus - 3 - State    |
| PC <sub>7-4</sub> | 10–13        | 11,13–15         | 1/0  | PORT C, PINS 4-7: Upper nibble of an 8-bit data output latch/buffer and an 8-bit data input buffer (no latch for input). This port can be divided into two 4-bit ports under the mode control. Each 4-bit port contains a 4-bit latch and it can be used for the control signal outputs and status signal inputs in conjunction with ports A and B. |                |    |    |    |                         |
| PC <sub>0-3</sub> | 14-17        | 16–19            | 1/0  | PORT C, PINS 0-3: Lower nibble of Port C.                                                                                                                                                                                                                                                                                                           |                |    |    |    |                         |
| PB <sub>0-7</sub> | 18–25        | 20-22,<br>24-28  | 1/0  | <b>PORT B, PINS 0-7:</b> An 8-bit data output latch/buffer and an 8-bit data input buffer.                                                                                                                                                                                                                                                          |                |    |    |    |                         |
| V <sub>CC</sub>   | 26           | 29               |      | SYSTEM POWER: + 5V Power Supply.                                                                                                                                                                                                                                                                                                                    |                |    |    |    |                         |
| D <sub>7-0</sub>  | 27-34        | 30-33,<br>35-38  | 1/0  | <b>DATA BUS:</b> Bi-directional, tri-state data bus lines, connected to system data bus.                                                                                                                                                                                                                                                            |                |    |    |    |                         |
| RESET             | 35           | 39               | Ι    | <b>RESET:</b> A high on this input clears the control register and all ports are set to the input mode.                                                                                                                                                                                                                                             |                |    |    |    |                         |
| WR                | 36           | 40               | I    | WRITE CONTROL: This input is low during CPU write operations.                                                                                                                                                                                                                                                                                       |                |    |    |    |                         |
| PA <sub>7-4</sub> | 37-40        | 41–44            | 1/0  | <b>PORT A, PINS 4-7:</b> Upper nibble of an 8-bit data output latch/buffer and an 8-bit data input latch.                                                                                                                                                                                                                                           |                |    |    |    |                         |
| NC                |              | 1, 12,<br>23, 34 |      | No Co                                                                                                                                                                                                                                                                                                                                               | nnect          |    |    |    |                         |



## 82C55A FUNCTIONAL DESCRIPTION

#### General

The 82C55A is a programmable peripheral interface device designed for use in Intel microcomputer systems. Its function is that of a general purpose I/O component to interface peripheral equipment to the microcomputer system bus. The functional configuration of the 82C55A is programmed by the system software so that normally no external logic is necessary to interface peripheral devices or structures.

#### **Data Bus Buffer**

This 3-state bidirectional 8-bit buffer is used to interface the 82C55A to the system data bus. Data is transmitted or received by the buffer upon execution of input or output instructions by the CPU. Control words and status information are also transferred through the data bus buffer.

## Read/Write and Control Logic

The function of this block is to manage all of the internal and external transfers of both Data and Control or Status words. It accepts inputs from the CPU Address and Control busses and in turn, issues commands to both of the Control Groups.

#### Group A and Group B Controls

The functional configuration of each port is programmed by the systems software. In essence, the CPU "outputs" a control word to the 82C55A. The control word contains information such as "mode", "bit set", "bit reset", etc., that initializes the functional configuration of the 82C55A.

Each of the Control blocks (Group A and Group B) accepts "commands" from the Read/Write Control Logic, receives "control words" from the internal data bus and issues the proper commands to its associated ports.

Control Group A - Port A and Port C upper (C7–C4) Control Group B - Port B and Port C lower (C3–C0)

The control word register can be both written and read as shown in the address decode table in the pin descriptions. Figure 6 shows the control word format for both Read and Write operations. When the control word is read, bit D7 will always be a logic "1", as this implies control word mode information.

#### Ports A, B, and C

The 82C55A contains three 8-bit ports (A, B, and C). All can be configured in a wide variety of functional characteristics by the system software but each has its own special features or "personality" to further enhance the power and flexibility of the 82C55A.

**Port A.** One 8-bit data output latch/buffer and one 8-bit input latch buffer. Both "pull-up" and "pull-down" bus hold devices are present on Port A.

**Port B.** One 8-bit data input/output latch/buffer. Only "pull-up" bus hold devices are present on Port R

**Port C.** One 8-bit data output latch/buffer and one 8-bit data input buffer (no latch for input). This port can be divided into two 4-bit ports under the mode control. Each 4-bit port contains a 4-bit latch and it can be used for the control signal outputs and status signal inputs in conjunction with ports A and B. Only "pull-up" bus hold devices are present on Port C.

See Figure 4 for the bus-hold circuit configuration for Port A, B, and C.





Figure 3. 82C55A Block Diagram Showing Data Bus Buffer and Read/Write Control Logic Functions



Figure 4. Port A, B, C, Bus-hold Configuration



## 82C55A OPERATIONAL DESCRIPTION

#### Mode Selection

There are three basic modes of operation that can be selected by the system software:

Mode 0 — Basic input/output Mode 1 — Strobed Input/output Mode 2 — Bi-directional Bus

When the reset input goes "high" all ports will be set to the input mode with all 24 port lines held at a logic "one" level by the internal bus hold devices (see Figure 4 Note). After the reset is removed the 82C55A can remain in the input mode with no additional initialization required. This eliminates the need for pullup or pulldown devices in "all CMOS" designs. During the execution of the system program, any of the other modes may be selected by using a single output instruction. This allows a single 82C55A to service a variety of peripheral devices with a simple software maintenance routine.

The modes for Port A and Port B can be separately defined, while Port C is divided into two portions as required by the Port A and Port B definitions. All of the output registers, including the status flip-flops, will be reset whenever the mode is changed. Modes may be combined so that their functional definition can be "tailored" to almost any I/O structure. For instance; Group B can be programmed in Mode 0 to monitor simple switch closings or display computational results, Group A could be programmed in Mode 1 to monitor a keyboard or tape reader on an interrupt-driven basis.



Figure 5. Basic Mode Definitions and Bus Interface



**Figure 6. Mode Definition Format** 

The mode definitions and possible mode combinations may seem confusing at first but after a cursory review of the complete device operation a simple, logical I/O approach will surface. The design of the 82C55A has taken into account things such as efficient PC board layout, control signal definition vs PC layout and complete functional flexibility to support almost any peripheral device with no external logic. Such design represents the maximum use of the available pins.

## Single Bit Set/Reset Feature

Any of the eight bits of Port C can be Set or Reset using a single OUTput instruction. This feature reduces software requirements in Control-based applications.

When Port C is being used as status/control for Port A or B, these bits can be set or reset by using the Bit Set/Reset operation just as if they were data output ports.





Figure 7. Bit Set/Reset Format

## **Interrupt Control Functions**

When the 82C55A is programmed to operate in mode 1 or mode 2, control signals are provided that can be used as interrupt request inputs to the CPU. The interrupt request signals, generated from port C, can be inhibited or enabled by setting or resetting the associated INTE flip-flop, using the bit set/reset function of port C.

This function allows the Programmer to disallow or allow a specific I/O device to interrupt the CPU without affecting any other device in the interrupt structure.

INTE flip-flop definition:

(BIT-SET)—INTE is SET—Interrupt enable (BIT-RESET)—INTE is RESET—Interrupt disable

#### Note:

All Mask flip-flops are automatically reset during mode selection and device Reset.



#### **Operating Modes**

**Mode 0 (Basic Input/Output).** This functional configuration provides simple input and output operations for each of the three ports. No "handshaking" is required, data is simply written to or read from a specified port.

Mode 0 Basic Functional Definitions:

- Two 8-bit ports and two 4-bit ports.
- · Any port can be input or output.
- · Outputs are latched.
- Inputs are not latched.
- 16 different Input/Output configurations are possible in this Mode.

#### MODE 0 (BASIC INPUT)



#### MODE 0 (BASIC OUTPUT)





#### **MODE 0 Port Definition**

|                | 4              | E              | 3              | GRO    | UP A              |    | GRO    | UP B              |
|----------------|----------------|----------------|----------------|--------|-------------------|----|--------|-------------------|
| D <sub>4</sub> | D <sub>3</sub> | D <sub>1</sub> | D <sub>0</sub> | PORT A | PORT C<br>(UPPER) | #  | PORT B | PORT C<br>(LOWER) |
| 0              | 0              | 0              | 0              | OUTPUT | OUTPUT            | 0  | OUTPUT | OUTPUT            |
| 0              | 0              | 0              | 1              | OUTPUT | OUTPUT            | 1  | OUTPUT | INPUT             |
| 0              | 0              | 1              | 0              | OUTPUT | OUTPUT            | 2  | INPUT  | OUTPUT            |
| 0              | 0              | 1              | 1              | OUTPUT | OUTPUT            | 3  | INPUT  | INPUT             |
| 0              | 1              | 0              | 0              | OUTPUT | INPUT             | 4  | OUTPUT | OUTPUT            |
| 0              | 1              | 0              | 1              | OUTPUT | INPUT             | 5  | OUTPUT | INPUT             |
| 0              | 1              | 1              | 0              | OUTPUT | INPUT             | 6  | INPUT  | OUTPUT            |
| 0              | 1              | 1              | 1              | OUTPUT | INPUT             | 7  | INPUT  | INPUT             |
| 1              | 0              | 0              | 0              | INPUT  | OUTPUT            | 8  | OUTPUT | OUTPUT            |
| 1              | 0              | 0              | 1              | INPUT  | OUTPUT            | 9  | OUTPUT | INPUT             |
| 1              | 0              | 1              | 0              | INPUT  | OUTPUT            | 10 | INPUT  | OUTPUT            |
| 1              | 0              | 1              | 1              | INPUT  | OUTPUT            | 11 | INPUT  | INPUT             |
| 1              | 1              | 0              | 0              | INPUT  | INPUT             | 12 | OUTPUT | OUTPUT            |
| 1              | 1              | 0              | 1              | INPUT  | INPUT             | 13 | OUTPUT | INPUT             |
| 1              | 1              | 1              | 0              | INPUT  | INPUT             | 14 | INPUT  | OUTPUT            |
| 1              | 1              | 1              | 1              | INPUT  | INPUT             | 15 | INPUT  | INPUT             |

#### **MODE 0 Configurations**





#### MODE 0 Configurations (Continued)





#### MODE 0 Configurations (Continued)



#### **Operating Modes**

MODE 1 (Strobed Input/Output). This functional configuration provides a means for transferring I/O data to or from a specified port in conjunction with strobes or "handshaking" signals. In mode 1, Port A and Port B use the lines on Port C to generate or accept these "handshaking" signals.

Mode 1 Basic functional Definitions:

- Two Groups (Group A and Group B).
- Each group contains one 8-bit data port and one 4-bit control/data port.
- The 8-bit data port can be either input or output Both inputs and outputs are latched.
- The 4-bit port is used for control and status of the 8-bit data port.



#### **Input Control Signal Definition**

STB (Strobe Input). A "low" on this input loads data into the input latch.

#### IBF (Input Buffer Full F/F)

A "high" on this output indicates that the data has been loaded into the input latch; in essence, an acknowledgement. IBF is set by \$\overline{STB}\$ input being low and is reset by the rising edge of the \$\overline{RD}\$ input.

#### **INTR (Interrupt Request)**

A "high" on this output can be used to interrupt the CPU when an input device is requesting service. INTR is set by the  $\overline{STB}$  is a "one", IBF is a "one" and INTE is a "one". It is reset by the falling edge of  $\overline{RD}$ . This procedure allows an input device to request service from the CPU by simply strobing its data into the port.

#### INTE A

Controlled by bit set/reset of PC4.

#### **INTE B**

Controlled by bit set/reset of PC2.



Figure 8. MODE 1 Input



Figure 9. MODE 1 (Strobed Input)



#### **Output Control Signal Definition**

OBF (Output Buffer Full F/F). The OBF output will go "low" to indicate that the CPU has written data out to the specified port. The OBF F/F will be set by the rising edge of the WR input and reset by ACK Input being low.

ACK (Acknowledge Input). A "low" on this input informs the 82C55A that the data from Port A or Port B has been accepted. In essence, a response from the peripheral device indicating that it has received the data output by the CPU.

INTR (Interrupt Request). A "high" on this output can be used to interrupt the CPU when an output device has accepted data transmitted by the CPU. INTR is set when  $\overline{ACK}$  is a "one",  $\overline{OBF}$  is a "one" and INTE is a "one". It is reset by the falling edge of  $\overline{WR}$ .

#### INTE A

Controlled by bit set/reset of PC6.

#### **INTE B**

Controlled by bit set/reset of PC2.



Figure 10. MODE 1 Output



Figure 11. MODE 1 (Strobed Output)



#### Combinations of MODE 1

Port A and Port B can be individually defined as input or output in Mode 1 to support a wide variety of strobed I/O applications.



Figure 12. Combinations of MODE 1

#### **Operating Modes**

MODE 2 (Strobed Bidirectional Bus I/O). This functional configuration provides a means for communicating with a peripheral device or structure on a single 8-bit bus for both transmitting and receiving data (bidirectional bus I/O). "Handshaking" signals are provided to maintain proper bus flow discipline in a similar manner to MODE 1. Interrupt generation and enable/disable functions are also available.

MODE 2 Basic Functional Definitions:

- Used in Group A only.
- One 8-bit, bi-directional bus port (Port A) and a 5bit control port (Port C).
- · Both inputs and outputs are latched.
- The 5-bit control port (Port C) is used for control and status for the 8-bit, bi-directional bus port (Port A).

#### Bidirectional Bus I/O Control Signal Definition

**INTR (Interrupt Request).** A high on this output can be used to interrupt the CPU for input or output operations.

#### **Output Operations**

OBF (Output Buffer Full). The OBF output will go "low" to indicate that the CPU has written data out to port A.

**ACK** (Acknowledge). A "low" on this input enables the tri-state output buffer of Port A to send out the data. Otherwise, the output buffer will be in the high impedance state.

INTE 1 (The INTE Flip-Flop Associated with OBF). Controlled by bit set/reset of PC<sub>6</sub>.

#### Input Operations

**STB** (Strobe Input). A "low" on this input loads data into the input latch.

**IBF (Input Buffer Full F/F).** A "high" on this output indicates that data has been loaded into the input latch.

INTE 2 (The INTE Flip-Flop Associated with IBF). Controlled by bit set/reset of  $PC_4$ .





Figure 13. MODE Control Word



Figure 14. MODE 2



Figure 15. MODE 2 (Bidirectional)

#### NOTE

Any sequence where  $\overline{\text{WR}}$  occurs before  $\overline{\text{ACK}}$ , and  $\overline{\text{STB}}$  occurs before  $\overline{\text{RD}}$  is permissible. (INTR = IBF • MASK •  $\overline{\text{STB}}$  •  $\overline{\text{RD}}$  +  $\overline{\text{OBF}}$  • MASK •  $\overline{\text{ACK}}$  •  $\overline{\text{WR}}$ )





Figure 16. MODE 1/4 Combinations



#### **Mode Definition Summary**

|                 | MOI | DE 0 |
|-----------------|-----|------|
|                 | IN  | OUT  |
| PA <sub>0</sub> | IN  | OUT  |
| PA <sub>1</sub> | IN  | OUT  |
| PA <sub>2</sub> | IN  | OUT  |
| PA <sub>3</sub> | IN  | OUT  |
| PA <sub>4</sub> | IN  | OUT  |
| PA <sub>5</sub> | IN  | OUT  |
| PA <sub>6</sub> | IN  | OUT  |
| PA <sub>7</sub> | IN  | OUT  |
| PB <sub>0</sub> | IN  | OUT  |
| PB <sub>1</sub> | IN  | OUT  |
| PB <sub>2</sub> | IN  | OUT  |
| PB <sub>3</sub> | IN  | OUT  |
| PB <sub>4</sub> | IN  | OUT  |
| PB <sub>5</sub> | IN  | OUT  |
| PB <sub>6</sub> | IN  | OUT  |
| PB <sub>7</sub> | IN  | OUT  |
| PC <sub>0</sub> | IN  | OUT  |
| PC <sub>1</sub> | IN  | OUT  |
| PC <sub>2</sub> | IN  | OUT  |
| PC <sub>3</sub> | IN  | OUT  |
| PC <sub>4</sub> | IN  | OUT  |
| PC <sub>5</sub> | IN  | OUT  |
| PC <sub>6</sub> | IN  | OUT  |
| PC <sub>7</sub> | IN  | OUT  |

| МОІ              | DE 1                    |
|------------------|-------------------------|
| IN               | OUT                     |
| INTRB            | INTRB                   |
| IBF <sub>B</sub> | OBFB                    |
| STBB             | <u>ACK</u> <sub>B</sub> |
| INTRA            | INTRA                   |
| STBA             | 1/0                     |
| IBF <sub>A</sub> | 1/0                     |
| 1/0              | ACK <sub>A</sub>        |
| 1/0              | OBFA                    |

| MODE 2                |                       |
|-----------------------|-----------------------|
| GROUP A ONLY          |                       |
|                       |                       |
| $\longleftrightarrow$ |                       |
|                       | MODE 0 OR MODE 1 ONLY |

#### **Special Mode Combination Considerations**

There are several combinations of modes possible. For any combination, some or all of the Port C lines are used for control or status. The remaining bits are either inputs or outputs as defined by a "Set Mode" command.

During a read of Port C, the state of all the Port C lines, except the  $\overline{ACK}$  and  $\overline{STB}$  lines, will be placed on the data bus. In place of the  $\overline{ACK}$  and  $\overline{STB}$  line states, flag status will appear on the data bus in the PC2, PC4, and PC6 bit positions as illustrated by Figure 18.

Through a "Write Port C" command, only the Port C pins programmed as outputs in a Mode 0 group can be written. No other pins can be affected by a "Write Port C" command, nor can the interrupt enable flags be accessed. To write to any Port C output programmed as an output in a Mode 1 group or to

change an interrupt enable flag, the "Set/Reset Port C Bit" command must be used.

With a "Set/Reset Port C Bit" command, any Port C line programmed as an output (including INTR, IBF and OBF) can be written, or an interrupt enable flag can be either set or reset. Port C lines programmed as inputs, including ACK and STB lines, associated with Port C are not affected by a "Set/Reset Port C Bit" command. Writing to the corresponding Port C bit positions of the ACK and STB lines with the "Set/Reset Port C Bit" command will affect the Group A and Group B interrupt enable flags, as illustrated in Figure 18.

#### **Current Drive Capability**

Any output on Port A, B or C can sink or source 2.5 mA. This feature allows the 82C55A to directly drive Darlington type drivers and high-voltage displays that require such sink or source current.



#### **Reading Port C Status**

In Mode 0, Port C transfers data to or from the peripheral device. When the 82C55A is programmed to function in Modes 1 or 2, Port C generates or accepts "hand-shaking" signals with the peripheral device. Reading the contents of Port C allows the programmer to test or verify the "status" of each peripheral device and change the program flow accordingly.

There is no special instruction to read the status information from Port C. A normal read operation of Port C is executed to perform this function.



Figure 17a. MODE 1 Status Word Format



Figure 17b. MODE 2 Status Word Format

| Interrupt Enable Flag | Position | Alternate Port C Pin Signal (Mode)                                  |
|-----------------------|----------|---------------------------------------------------------------------|
| INTE B                | PC2      | ACK <sub>B</sub> (Output Mode 1) or STB <sub>B</sub> (Input Mode 1) |
| INTE A2               | PC4      | STB <sub>A</sub> (Input Mode 1 or Mode 2)                           |
| INTE A1               | PC6      | ACK <sub>A</sub> (Output Mode 1 or Mode 2                           |

Figure 18. Interrupt Enable Flags in Modes 1 and 2



#### **ABSOLUTE MAXIMUM RATINGS\***

 NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### D.C. CHARACTERISTICS

 $T_A = 0^{\circ}\text{C}$  to 70°C,  $V_{CC} = +5\text{V} \pm 10\%$ , GND = 0V ( $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  for Extended Temperture)

| Symbol            | Parameter                              | Min                          | Max             | Units  | Test Conditions                                                                                                                                                                      |
|-------------------|----------------------------------------|------------------------------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>   | Input Low Voltage                      | -0.5                         | 0.8             | V      |                                                                                                                                                                                      |
| V <sub>IH</sub>   | Input High Voltage                     | 2.0                          | V <sub>CC</sub> | V      |                                                                                                                                                                                      |
| V <sub>OL</sub>   | Output Low Voltage                     |                              | 0.4             | V      | $I_{OL} = 2.5  \text{mA}$                                                                                                                                                            |
| V <sub>OH</sub>   | Output High Voltage                    | 3.0<br>V <sub>CC</sub> - 0.4 |                 | V<br>V | $I_{OH} = -2.5 \text{ mA}$<br>$I_{OH} = -100 \mu\text{A}$                                                                                                                            |
| I <sub>IL</sub>   | Input Leakage Current                  |                              | ±1              | μΑ     | $V_{IN} = V_{CC}$ to 0V (Note 1)                                                                                                                                                     |
| I <sub>OFL</sub>  | Output Float Leakage Current           |                              | ± 10            | μΑ     | $V_{IN} = V_{CC}$ to 0V (Note 2)                                                                                                                                                     |
| I <sub>DAR</sub>  | Darlington Drive Current               | ± 2.5                        | (Note 4)        | mA     | Ports A, B, C<br>R <sub>ext</sub> = 500Ω<br>V <sub>ext</sub> = 1.7V                                                                                                                  |
| I <sub>PHL</sub>  | Port Hold Low Leakage Current          | +50                          | +300            | μΑ     | V <sub>OUT</sub> = 1.0V<br>Port A only                                                                                                                                               |
| I <sub>PHH</sub>  | Port Hold High Leakage Current         | -50                          | -300            | μΑ     | V <sub>OUT</sub> = 3.0V<br>Ports A, B, C                                                                                                                                             |
| I <sub>PHLO</sub> | Port Hold Low Overdrive Current        | -350                         |                 | μΑ     | V <sub>OUT</sub> = 0.8V                                                                                                                                                              |
| Ірнно             | Port Hold High Overdrive Current       | +350                         |                 | μΑ     | $V_{OUT} = 3.0V$                                                                                                                                                                     |
| I <sub>CC</sub>   | V <sub>CC</sub> Supply Current         |                              | 10              | mA     | (Note 3)                                                                                                                                                                             |
| ICCSB             | V <sub>CC</sub> Supply Current-Standby |                              | 10              | μΑ     | $V_{CC}=5.5V$ $V_{IN}=V_{CC}$ or GND  Port Conditions  If I/P = Open/High $O/P=$ Open Only  With Data Bus = $High/Low$ $\overline{CS}=$ High $Reset=$ Low  Pure Inputs = $Low/$ High |

#### NOTES:

- 1. Pins  $A_1$ ,  $A_0$ ,  $\overline{CS}$ ,  $\overline{WR}$ ,  $\overline{RD}$ , Reset.
- 2. Data Bus; Ports B, C.
- 3. Outputs open.
- 4. Limit output current to 4.0 mA.



#### **CAPACITANCE**

 $T_A = 25$ °C,  $V_{CC} = GND = 0V$ 

| Symbol           | Parameter         | Min | Max | Units | Test Conditions                                          |
|------------------|-------------------|-----|-----|-------|----------------------------------------------------------|
| C <sub>IN</sub>  | Input Capacitance |     | 10  | pF    | Unmeasured plns                                          |
| C <sub>I/O</sub> | I/O Capacitance   |     | 20  | pF    | returned to GND<br>f <sub>c</sub> = 1 MHz <sup>(5)</sup> |

#### NOTE:

5. Sampled not 100% tested.

#### A.C. CHARACTERISTICS

 $T_{A}\,=\,0^{\circ}$  to 70°C,  $V_{CC}\,=\,+5V\,\pm10\,\%,\,GND\,=\,0V$ 

 $T_A = -40$ °C to +85°C for Extended Temperature

#### **BUS PARAMETERS**

#### READ CYCLE

| Symbol          | Parameter                                         | 82C55A-2 |     | Units | Test       |
|-----------------|---------------------------------------------------|----------|-----|-------|------------|
| Oymboi          | i didilictor                                      | Min      | Max | Omis  | Conditions |
| t <sub>AR</sub> | Address Stable Before $\overline{RD}\ \downarrow$ | 0        |     | ns    |            |
| t <sub>RA</sub> | Address Hold Time After RD↑                       | 0        |     | ns    |            |
| t <sub>RR</sub> | RD Pulse Width                                    | 150      |     | ns    |            |
| t <sub>RD</sub> | Data Delay from <del>RD</del> ↓                   |          | 120 | ns    |            |
| t <sub>DF</sub> | RD ↑ to Data Floating                             | 10       | 75  | ns    |            |
| t <sub>RV</sub> | Recovery Time between RD/WR                       | 200      |     | ns    |            |

#### WRITE CYCLE

| Symbol          | Parameter                    | 82C | 82C55A-2 |       | Test        |  |
|-----------------|------------------------------|-----|----------|-------|-------------|--|
|                 | rarameter                    | Min | Max      | Units | Conditions  |  |
| t <sub>AW</sub> | Address Stable Before WR ↓   | 0   |          | ns    |             |  |
| $t_{WA}$        | Address Hold Time After WR ↑ | 20  |          | ns    | Ports A & B |  |
|                 |                              | 20  |          | ns    | Port C      |  |
| t <sub>WW</sub> | WR Pulse Width               | 100 |          | ns    |             |  |
| t <sub>DW</sub> | Data Setup Time Before WR ↑  | 100 |          | ns    |             |  |
| t <sub>WD</sub> | Data Hold Time After WR ↑    | 30  |          | ns    | Ports A & B |  |
|                 |                              | 30  |          | ns    | Port C      |  |



#### **OTHER TIMINGS**

| Symbol           | Parameter                                           | 82C | 55A-2 | Units      | Test       |
|------------------|-----------------------------------------------------|-----|-------|------------|------------|
| Symbol           | raiametei                                           | Min | Max   | Conditions | 1651       |
| t <sub>WB</sub>  | WR = 1 to Output                                    |     | 350   | ns         |            |
| t <sub>IR</sub>  | Peripheral Data Before RD                           | 0   |       | ns         |            |
| t <sub>HR</sub>  | Peripheral Data After RD                            | 0   |       | ns         |            |
| t <sub>AK</sub>  | ACK Pulse Width                                     | 200 |       | ns         |            |
| t <sub>ST</sub>  | STB Pulse Width                                     | 100 |       | ns         |            |
| t <sub>PS</sub>  | Per. Data Before STB High                           | 20  |       | ns         |            |
| t <sub>PH</sub>  | Per. Data After STB High                            | 50  |       | ns         |            |
| t <sub>AD</sub>  | ACK = 0 to Output                                   |     | 175   | ns         |            |
| t <sub>KD</sub>  | ACK = 1 to Output Float                             | 20  | 250   | ns         |            |
| t <sub>WOB</sub> | $\overline{WR} = 1 \text{ to } \overline{OBF} = 0$  |     | 150   | ns         |            |
| t <sub>AOB</sub> | $\overline{ACK} = 0 \text{ to } \overline{OBF} = 1$ |     | 150   | ns         |            |
| t <sub>SIB</sub> | STB = 0 to IBF = 1                                  |     | 150   | ns         |            |
| t <sub>RIB</sub> | $\overline{RD} = 1 \text{ to IBF} = 0$              |     | 150   | ns         |            |
| t <sub>RIT</sub> | $\overline{RD} = 0$ to INTR = 0                     |     | 200   | ns         |            |
| t <sub>SIT</sub> | STB = 1 to INTR = 1                                 |     | 150   | ns         |            |
| t <sub>AIT</sub> | ACK = 1 to INTR = 1                                 |     | 150   | ns         |            |
| t <sub>WIT</sub> | $\overline{\text{WR}} = 0 \text{ to INTR} = 0$      |     | 200   | ns         | see note 1 |
| t <sub>RES</sub> | Reset Pulse Width                                   | 500 |       | ns         | see note 2 |

#### NOTE:

<sup>1.</sup> INTR  $\uparrow$  may occur as early as  $\overline{\text{WR}} \downarrow$ .

<sup>2.</sup> Pulse width of initial Reset pulse after power on must be at least 50  $\mu$ Sec. Subsequent Reset pulses may be 500 ns minimum. The output Ports A, B, or C may glitch low during the reset pulse but all port pins will be held at a logic "one" level after the reset pulse.



#### **WAVEFORMS**

#### MODE 0 (BASIC INPUT)



#### MODE 0 (BASIC OUTPUT)





#### WAVEFORMS (Continued)

#### MODE 1 (STROBED INPUT)



#### MODE 1 (STROBED OUTPUT)





#### **WAVEFORMS** (Continued)

#### **MODE 2 (BIDIRECTIONAL)**



#### WRITE TIMING



#### A.C. TESTING INPUT, OUTPUT WAVEFORM



A.C. Testing Inputs Are Driven At 2.4V For A Logic 1 And 0.45V For A Logic 0 Timing Measurements Are Made At 2.0V For A Logic 1 And 0.8 For A Logic 0.

#### **READ TIMING**



#### A.C. TESTING LOAD CIRCUIT



 $^*\rm V_{EXT}$  Is Set At Various Voltages During Testing To Guarantee The Specification.  $\rm C_L$  Includes Jig Capacitance.



# 8K x 8 Static RAM

#### **Features**

- Temperature Ranges
  - Commercial: 0°C to 70°C
- Industrial: –40°C to 85°C
- Automotive-A: -40°C to 85°C
- High Speed
  - 55 ns
- CMOS for optimum speed/power
- Easy memory expansion with  $\overline{CE}_1$ ,  $\overline{CE}_2$  and  $\overline{OE}$  features
- · TTL-compatible inputs and outputs
- · Automatic power-down when deselected
- Available in Pb-free and non Pb-free 28-lead SNC package

## **Functional Description**

The CY6264 is a high-performance CMOS static RAM organized as 8192 words by 8 bits. Easy memory expansion is provided by an active LOW chip enable ( $\overline{\text{CE}}_1$ ), an active HIGH chip enable ( $\overline{\text{CE}}_2$ ), and active LOW output enable ( $\overline{\text{OE}}$ ) and three-state drivers. Both devices have an automatic power-down feature ( $\overline{\text{CE}}_1$ ), reducing the power consumption by over 70% when deselected. The CY6264 is packaged in a 450-mil (300-mil body) SOIC.

An active LOW write enable signal  $(\overline{WE})$  controls the writing/reading operation of the memory. When  $\overline{CE}_1$  and  $\overline{WE}$  inputs are both LOW and  $CE_2$  is HIGH, data on the eight data input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the memory location addressed by the address present on the address pins (A<sub>0</sub> through A<sub>12</sub>). Reading the device is accomplished by selecting the device and enabling the outputs,  $\overline{CE}_1$  and  $\overline{OE}$  active LOW,  $\overline{CE}_2$  active HIGH, while  $\overline{WE}$  remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins is present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable (WE) is HIGH. A die coat is used to ensure alpha immunity.

#### **Logic Block Diagram**



# **Pin Configuration**





#### **Selection Guide**

|                              | Range        | -55 | -70 | Unit |
|------------------------------|--------------|-----|-----|------|
| Maximum Access Time          |              | 55  | 70  | ns   |
| Maximum Operating Current    | Commercial   | 100 | 100 | mA   |
|                              | Industrial   | 260 | 200 | mA   |
|                              | Automotive-A |     | 200 | mA   |
| Maximum CMOS Standby Current | Commercial   | 15  | 15  | mA   |
|                              | Industrial   | 30  | 30  | mA   |
|                              | Automotive-A |     | 30  | mA   |

#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied .....-55°C to +125°C

Supply Voltage to Ground Potential ....-0.5V to +7.0V

DC Voltage Applied to Outputs in High Z State<sup>[1]</sup> .....-0.5V to +7.0V

DC Input Voltage<sup>[1]</sup> ....-0.5V to +7.0V

| Output Current into Outputs (LOW)                      | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                       | >200 mA |

#### **Operating Range**

| Range        | Ambient<br>Temperature | V <sub>cc</sub> |
|--------------|------------------------|-----------------|
| Commercial   | 0°C to +70°C           | 5V ± 10%        |
| Industrial   | –40°C to +85°C         |                 |
| Automotive-A | -40°C to +85°C         |                 |

#### **Electrical Characteristics** Over the Operating Range

|                                            |                                 |                                                       |        | -4         | 55              | -7         | 70              |      |
|--------------------------------------------|---------------------------------|-------------------------------------------------------|--------|------------|-----------------|------------|-----------------|------|
| Parameter                                  | Description                     | Test Conditions                                       |        | Min.       | Max.            | Min.       | Max.            | Unit |
| V <sub>OH</sub>                            | Output HIGH Voltage             | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$             |        | 2.4        |                 | 2.4        |                 | V    |
| V <sub>OL</sub>                            | Output LOW Voltage              | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA      |        |            | 0.4             |            | 0.4             | V    |
| V <sub>IH</sub>                            | Input HIGH Voltage              |                                                       |        | 2.2        | V <sub>CC</sub> | 2.2        | V <sub>CC</sub> | V    |
| V <sub>IL</sub>                            | Input LOW Voltage[1]            |                                                       |        | -0.5       | 0.8             | -0.5       | 0.8             | V    |
| I <sub>IX</sub>                            | Input Leakage Current           | $GND \le V_I \le V_{CC}$                              |        | -5         | +5              | <b>-</b> 5 | +5              | μА   |
| l <sub>OZ</sub>                            | Output Leakage Current          | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> , Output Disab | oled   | <b>-</b> 5 | +5              | <b>-</b> 5 | +5              | μΑ   |
| I <sub>CC</sub> V <sub>CC</sub> Operating  | $V_{CC} = Max., I_{OUT} = 0 mA$ | Com'l                                                 |        | 100        |                 | 100        | mA              |      |
|                                            | Supply Current                  |                                                       | Ind'l  |            | 260             |            | 200             |      |
|                                            |                                 |                                                       | Auto-A |            |                 |            | 200             |      |
| I <sub>SB1</sub>                           | Automatic CE <sub>1</sub>       | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{IH}$ ,        | Com'l  |            | 20              |            | 20              | mA   |
|                                            | Power–Down Current              | Min. Duty Cycle=100%                                  | Ind'l  |            | 50              |            | 40              |      |
|                                            |                                 |                                                       | Auto-A |            |                 |            | 40              |      |
| I <sub>SB2</sub> Automatic CE <sub>1</sub> |                                 | Max. $V_{CC}$ , $\overline{CE}_1 \ge V_{CC} - 0.3V$ , | Com'l  | 15         | 15              | mA         |                 |      |
|                                            | Power–Down Current              | $V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$       | Ind'I  |            | 30              |            | 30              |      |
|                                            |                                 |                                                       | Auto-A |            |                 |            | 30              | 1    |

## Capacitance<sup>[2]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 7    | pF   |

#### Notes:

- 1. Minimum voltage is equal to -3.0 V for pulse durations less than 30 ns.
- 2. Tested initially and after any design or process changes that may affect these parameters.



#### AC Test Loads and Waveforms



# Switching Characteristics Over the Operating Range<sup>[3]</sup>

|                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 55                                                                                                                                                      | -                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                                                                    | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Max.                                                                                                                                                    | Min.                                                  | Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | •                                                                                                                                                       | •                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Read Cycle Time                                                                | 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 70                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Address to Data Valid                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 55                                                                                                                                                      |                                                       | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Data Hold from Address Change                                                  | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 5                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub> LOW to Data Valid                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 55                                                                                                                                                      |                                                       | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>2</sub> HIGH to Data Valid                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40                                                                                                                                                      |                                                       | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OE LOW to Data Valid                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 25                                                                                                                                                      |                                                       | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OE LOW to Low Z                                                                | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 5                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OE HIGH to High Z <sup>[4]</sup>                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20                                                                                                                                                      |                                                       | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub> LOW to Low Z <sup>[5]</sup>                                    | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 5                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>2</sub> HIGH to Low Z                                                  | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 5                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $\overline{\text{CE}}_1$ HIGH to High $Z^{[4, 6]}$ $\text{CE}_2$ LOW to High Z |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20                                                                                                                                                      |                                                       | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub> LOW to Power-Up                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 0                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub> HIGH to Power-Down                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 25                                                                                                                                                      |                                                       | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [6]                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                         |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Write Cycle Time                                                               | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 70                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>1</sub> LOW to Write End                                               | 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 60                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CE <sub>2</sub> HIGH to Write End                                              | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 50                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Address Set-Up to Write End                                                    | 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 55                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Address Hold from Write End                                                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 0                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Address Set-Up to Write Start                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 0                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WE Pulse Width                                                                 | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 40                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Data Set-Up to Write End                                                       | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                         | 35                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Data Hold from Write End                                                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 0                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WE LOW to High Z <sup>[4]</sup>                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20                                                                                                                                                      |                                                       | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| WE HIGH to Low Z                                                               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                         | 5                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                | Read Cycle Time  Address to Data Valid  Data Hold from Address Change  CE1 LOW to Data Valid  CE2 HIGH to Data Valid  OE LOW to Low Z  OE HIGH to High Z <sup>[4]</sup> CE1 LOW to Low Z  CE1 LOW to Low Z  CE1 HIGH to High Z <sup>[4, 6]</sup> CE2 LOW to High Z  CE1 LOW to Power-Up  CE1 LOW to Power-Up  CE1 LOW to Power-Down  SOBOLIE TIME  CE2 HIGH to Write End  Address Set-Up to Write End  Address Set-Up to Write Start  WE Pulse Width  Data Set-Up to Write End  Data Hold from Write End | Description         Min.           Read Cycle Time         55           Address to Data Valid         5           □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Read Cycle Time         55         70           Address to Data Valid         55         70           Data Hold from Address Change         5         5           CE₁ LOW to Data Valid         55         5           CE₂ HIGH to Data Valid         40         25           OE LOW to Data Valid         25         20           OE LOW to Low Z         3         5           OE HIGH to High Z <sup>[4]</sup> 20         20           CE₁ LOW to Low Z         3         5           CE₂ HIGH to Low Z         3         5           CE₂ LOW to High Z         20         20           CE₂ LOW to High Z         20         20           CE₂ LOW to Power-Up         0         0           CE₁ LOW to Power-Down         25         25           (6)         70         25           Write Cycle Time         50         70           CE₁ LOW to Write End         40         60           CE₂ HIGH to Write End         40         60           CE₂ HIGH to Write End         40         55           Address Set-Up to Write End         0         0           Address Set-Up to Write Start         0         0           WE Pulse Wi | Read Cycle Time         55         70           Address to Data Valid         55         70           Data Hold from Address Change         5         5           CE₁ LOW to Data Valid         55         70           CE₂ HIGH to Data Valid         40         70           OE LOW to Data Valid         25         35           OE LOW to Low Z         3         5           OE HIGH to High Z <sup>[4]</sup> 20         30           CE₁ LOW to Low Z         3         5           CE₂ HIGH to Low Z         3         5           CE₂ HIGH to High Z <sup>[4,6]</sup> 20         30           CE₂ LOW to High Z         20         30           CE₂ LOW to Power-Up         0         0           CE₁ LOW to Power-Up         0         0           CE₁ LOW to Wore-Down         25         30           (6)         70         0           Write Cycle Time         50         70           CE₁ LOW to Write End         40         60           CE₂ HIGH to Write End         40         55           Address Set-Up to Write End         0         0           Address Set-Up to Write Start         0         0           WE Pulse |

#### Notes:

<sup>3.</sup> Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.

 <sup>16(</sup>D/10H and 30-Pr load capacitaities.
 4. t<sub>HZOE</sub>, t<sub>HZOE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
 5. At any given temperature and voltage condition, t<sub>HZOE</sub> is less than t<sub>LZCE</sub> for any given device.
 6. The internal write time of the memory is defined by the overlap of CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.



# Switching Waveforms Read Cycle No. 1<sup>[7, 8]</sup>



# **Read Cycle No. 2**<sup>[9, 10]</sup>



#### Notes:

- 7. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .  $CE_2 = V_{IH}$ .

  8. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.

  9.  $\overline{WE}$  is HIGH for read <u>cy</u>cle.

  10. Data I/O is High Z if  $\overline{OE} = V_{IH}$ ,  $\overline{CE}_1 = V_{IH}$ , or  $\overline{WE} = V_{IL}$ .



# Switching Waveforms (continued) Write Cycle No. 1 (WE Controlled)<sup>[8, 10]</sup>



# Write Cycle No. 2 (CE Controlled)[8, 10, 11]



11. If  $\overline{\text{CE}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.



# Typical DC and AC Characteristics





# **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Input/Output Mode |                     |
|-----------------|-----------------|----|----|-------------------|---------------------|
| Н               | Х               | Х  | Х  | High Z            | Deselect/Power-Down |
| Х               | L               | Х  | Х  | High Z            | Deselect            |
| L               | Н               | Н  | L  | Data Out          | Read                |
| L               | Н               | L  | Х  | Data In           | Write               |
| L               | Н               | Н  | Н  | High Z            | Deselect            |

# **Address Designators**

| Address<br>Name | Address<br>Function | Pin<br>Number |
|-----------------|---------------------|---------------|
| A4              | X3                  | 2             |
| A5              | X4                  | 3             |
| A6              | X5                  | 4             |
| A7              | X6                  | 5             |
| A8              | X7                  | 6             |
| A9              | Y1                  | 7             |
| A10             | Y4                  | 8             |
| A11             | Y3                  | 9             |
| A12             | Y0                  | 10            |
| A0              | Y2                  | 21            |
| A1              | X0                  | 23            |
| A2              | X1                  | 24            |
| A3              | X2                  | 25            |



#### **Ordering Information**

| Speed<br>(ns) | Ordering Code | Package<br>Diagram                | Package Type                                | Operating<br>Range |
|---------------|---------------|-----------------------------------|---------------------------------------------|--------------------|
| 55            | CY6264-55SNXC | 51-85092                          | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Commercial         |
|               | CY6264-55SNXI |                                   | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Industrial         |
| 70            | CY6264-70SNC  | 28-lead (300-mil Narrow Body) SNC |                                             | Commercial         |
|               | CY6264-70SNXC |                                   | 28-lead (300-mil Narrow Body) SNC (Pb-Free) |                    |
|               | CY6264-70SNI  |                                   | 28-lead (300-mil Narrow Body) SNC           | Industrial         |
|               | CY6264-70SNXI |                                   | 28-lead (300-mil Narrow Body) SNC (Pb-Free) |                    |
|               | CY6264-70SNXA |                                   | 28-lead (300-mil Narrow Body) SNC (Pb-Free) | Automotive-A       |

Please contact your local Cypress sales representative for availability of these parts

#### **Package Diagram**

#### 28-lead (300 mil) SNC Package Outline (Narrow Body) (51-85092)



All products and company names mentioned in this document may be the trademarks of their respective holders.



# **Document History Page**

| Document Title: CY6264 8K x 8 Static RAM<br>Document Number: 001-02367 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|------------------------------------------------------------------------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| REV.                                                                   | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                |  |  |  |
| **                                                                     | 384870  | See ECN    | PCI                | Spec # change from 38-00425 to 001-02367                                                                                                                                                                                                                                                                                                             |  |  |  |
| *A                                                                     | 488954  | See ECN    | VKN                | Added Automotive product Added 55 ns Industrial spec Removed SOIC package from the product offering Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table Updated ordering Information table |  |  |  |



April 1986 Revised March 2000

# DM74LS373 • DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

#### **General Description**

These 8-bit registers feature totem-pole 3-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the DM74LS373 are transparent D-type latches meaning that while the enable (G) is HIGH the Q outputs will follow the data (D) inputs. When the enable is taken LOW the output will be latched at the level of the data that was set up.

The eight flip-flops of the DM74LS374 are edge-triggered D-type flip flops. On the positive transition of the clock, the Q outputs will be set to the logic states that were set up at the D inputs.

A buffered output control input can be used to place the eight outputs in either a normal logic state (HIGH or LOW logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly.

The output control does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are OFF.

#### **Features**

- Choice of 8 latches or 8 D-type flip-flops in a single package
- 3-STATE bus-driving outputs
- Full parallel-access for loading
- Buffered control inputs
- P-N-P inputs reduce D-C loading on data lines

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| DM74LS373WM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| DM74LS373SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |
| DM74LS373N   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |
| DM74LS374WM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| DM74LS374SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |
| IDM29901NC   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Connection Diagrams**





#### **Function Tables**

#### DM74LS373

| Output<br>Control | Enable<br>G | D | Output |
|-------------------|-------------|---|--------|
| L                 | Н           | Н | Н      |
| L                 | Н           | L | L      |
| L                 | L           | Х | $Q_0$  |
| Н                 | X           | Х | Z      |

#### DM74LS374

| Output<br>Control | Clock | D | Output |
|-------------------|-------|---|--------|
| L                 | 1     | Н | Н      |
| L                 | 1     | L | L      |
| L                 | L     | Х | $Q_0$  |
| Н                 | X     | X | Z      |

#### **Logic Diagrams**

#### DM74LS373 Transparent Latches



#### DM74LS374 Positive-Edge-Triggered Flip-Flops



H = HIGH Level (Steady State)

L = LOW Level (Steady State)

X = Don't Care

Z = High Impedance State

<sup>↑ =</sup> Transition from LOW-to-HIGH level

 $<sup>\</sup>mathbf{Q}_0 = \mathbf{The}$  level of the output before steady-state input conditions were established.

# **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V Input Voltage 7V Storage Temperature Range  $-65^{\circ}$ C to  $+150^{\circ}$ C Operating Free Air Temperature Range  $0^{\circ}$ C to  $+70^{\circ}$ C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **DM74LS373** Recommended Operating Conditions

| Symbol          | Parameter                         |            | Min  | Nom | Max  | Units |
|-----------------|-----------------------------------|------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                    |            | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage          |            | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage           |            |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current         |            |      |     | -2.6 | mA    |
| I <sub>OL</sub> | LOW Level Output Current          |            |      |     | 24   | mA    |
| t <sub>W</sub>  | Pulse Width Er                    | nable HIGH | 15   |     |      | no    |
|                 | (Note 3)                          | nable LOW  | 15   |     |      | ns    |
| t <sub>SU</sub> | Data Setup Time (Note 2) (Note 3) |            | 5↓   |     |      | ns    |
| t <sub>H</sub>  | Data Hold Time (Note 2) (Note 3   | 3)         | 20↓  |     |      | ns    |
| T <sub>A</sub>  | Free Air Operating Temperature    |            | 0    |     | 70   | °C    |

Note 2: The symbol  $(\predef{1})$  indicates the falling edge of the clock pulse is used for reference.

Note 3:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

#### **DM74LS373 Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                         | Conditions                                     | Min | Typ<br>(Note 4) | Max  | Units |
|------------------|-----------------------------------|------------------------------------------------|-----|-----------------|------|-------|
| VI               | Input Clamp Voltage               | $V_{CC} = Min, I_I = -18 \text{ mA}$           |     |                 | -1.5 | V     |
| V <sub>OH</sub>  | HIGH Level                        | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max   | 2.4 | 3.1             |      | V     |
|                  | Output Voltage                    | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min   | 2.4 | 3.1             |      | V     |
| V <sub>OL</sub>  | LOW Level                         | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max   |     |                 |      |       |
|                  | Output Voltage                    | V <sub>IL</sub> = Max, V <sub>IH</sub> = Min   |     | 0.35            | 0.5  | V     |
|                  |                                   | I <sub>OL</sub> = 12 mA, V <sub>CC</sub> = Min |     |                 | 0.4  |       |
| I                | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 7V$                       |     |                 | 0.1  | mA    |
| I <sub>IH</sub>  | HIGH Level Input Current          | $V_{CC} = Max, V_I = 2.7V$                     |     |                 | 20   | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current           | $V_{CC} = Max, V_I = 0.4V$                     |     |                 | -0.4 | mA    |
| I <sub>OZH</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 2.7V$                     |     |                 | 20   |       |
|                  | HIGH Level Output Voltage Applied | $V_{IH} = Min, V_{IL} = Max$                   |     |                 | 20   | μΑ    |
| I <sub>OZL</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 0.4V$                     |     |                 | -20  |       |
|                  | LOW Level Output Voltage Applied  | $V_{IH} = Min, V_{IL} = Max$                   |     |                 | -20  | μΑ    |
| Ios              | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 5)                 | -50 |                 | -225 | mA    |
| I <sub>CC</sub>  | Supply Current                    | $V_{CC} = Max, OC = 4.5V,$                     |     | 24              | 40   | mA    |
|                  |                                   | D <sub>n</sub> , Enable = GND                  |     | 24              | 40   | IIIA  |

**Note 4:** All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25$ °C.

Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second.

# **DM74LS373 Switching Characteristics**

at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ 

|                  |                                                        |                         | $R_L = 667\Omega$      |     |                         |     |       |
|------------------|--------------------------------------------------------|-------------------------|------------------------|-----|-------------------------|-----|-------|
| Symbol           | Parameter                                              | From (Input)            | C <sub>L</sub> = 45 pF |     | C <sub>L</sub> = 150 pF |     | Units |
|                  |                                                        | To (Output)             | Min                    | Max | Min                     | Max | 1     |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output     | Data to Q               |                        | 18  |                         | 26  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output     | Data to Q               |                        | 18  |                         | 27  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>LOW-to-HIGH Level Output     | Enable to Q             |                        | 30  |                         | 38  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>HIGH-to-LOW Level Output     | Enable to Q             |                        | 30  |                         | 36  | ns    |
| <sup>t</sup> PZH | Output Enable Time<br>to HIGH Level Output             | Output Control to Any Q |                        | 28  |                         | 36  | ns    |
| t <sub>PZL</sub> | Output Enable Time<br>to LOW Level Output              | Output Control to Any Q |                        | 36  |                         | 50  | ns    |
| t <sub>PHZ</sub> | Output Disable Time<br>from HIGH Level Output (Note 6) | Output Control to Any Q |                        | 20  |                         |     | ns    |
| t <sub>PLZ</sub> | Output Disable Time<br>from LOW Level Output (Note 6)  | Output Control to Any Q |                        | 25  |                         |     | ns    |

Note 6: C<sub>1</sub> = 5 pF

# **DM74LS374** Recommended Operating Conditions

| Symbol          | Parameter                         |                          | Min  | Nom | Max  | Units |
|-----------------|-----------------------------------|--------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                    |                          | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage          | HIGH Level Input Voltage |      |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage           |                          |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current         |                          |      |     | -2.6 | mA    |
| I <sub>OL</sub> | LOW Level Output Current          |                          |      |     | 24   | mA    |
| t <sub>W</sub>  | Pulse Width                       | Clock HIGH               | 15   |     |      | 20    |
|                 | (Note 8)                          | Clock LOW                | 15   |     |      | ns    |
| t <sub>SU</sub> | Data Setup Time (Note 7) (Note 8) |                          | 20↑  |     |      | ns    |
| t <sub>H</sub>  | Data Hold Time (Note 7) (Note 8)  |                          | 1↑   |     |      | ns    |
| T <sub>A</sub>  | Free Air Operating Temperature    | 9                        | 0    |     | 70   | °C    |

Note 7: The symbol (1) indicates the rising edge of the clock pulse is used for reference.

Note 8:  $T_A = 25^{\circ}C$  and  $V_{CC} = 5V$ .

#### **DM74LS374 Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                         | Conditions                                     | Min | Typ<br>(Note 9) | Max  | Units |
|------------------|-----------------------------------|------------------------------------------------|-----|-----------------|------|-------|
| VI               | Input Clamp Voltage               | $V_{CC} = Min, I_I = -18 \text{ mA}$           |     |                 | -1.5 | V     |
| V <sub>OH</sub>  | HIGH Level                        | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max   | 2.4 | 3.1             |      | V     |
|                  | Output Voltage                    | $V_{IL} = Max, V_{IH} = Min$                   | 2.4 | 3.1             |      | V     |
| V <sub>OL</sub>  | LOW Level                         | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max   |     | 0.35            | 0.5  | V     |
|                  | Output Voltage                    | $V_{IL} = Max, V_{IH} = Min$                   |     | 0.55            |      |       |
|                  |                                   | I <sub>OL</sub> = 12 mA, V <sub>CC</sub> = Min |     | 0.25            | 0.4  | Ī     |
| I <sub>I</sub>   | Input Current @ Max Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 7V     |     |                 | 0.1  | mA    |
| I <sub>IH</sub>  | HIGH Level Input Current          | $V_{CC} = Max, V_I = 2.7V$                     |     |                 | 20   | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current           | $V_{CC} = Max, V_I = 0.4V$                     |     |                 | -0.4 | mA    |
| I <sub>OZH</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 2.7V$                     |     |                 | 20   | μА    |
|                  | HIGH Level Output Voltage Applied | V <sub>IH</sub> = Min, V <sub>IL</sub> = Max   |     |                 | 20   | μΛ    |
| I <sub>OZL</sub> | Off-State Output Current with     | $V_{CC} = Max, V_O = 0.4V$                     |     |                 | -20  |       |
|                  | LOW Level Output Voltage Applied  | $V_{IH} = Min, V_{IL} = Max$                   |     |                 | -20  | μΑ    |
| Ios              | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 10)                | -50 |                 | -225 | mA    |
| I <sub>CC</sub>  | Supply Current                    | $V_{CC} = Max$ , $D_n = GND$ , $OC = 4.5V$     |     | 27              | 45   | mA    |

**Note 9:** All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 10: Not more than one output should be shorted at a time, and the duration should not exceed one second.

# **DM74LS374 Switching Characteristics**

at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ 

|                  | Parameter                        |                  | $R_L = 667\Omega$      |     |                         |     |  |
|------------------|----------------------------------|------------------|------------------------|-----|-------------------------|-----|--|
| Symbol           |                                  | C <sub>L</sub> = | C <sub>L</sub> = 45 pF |     | C <sub>L</sub> = 150 pF |     |  |
|                  |                                  | Min              | Max                    | Min | Max                     |     |  |
| f <sub>MAX</sub> | Maximum Clock Frequency          | 35               |                        | 20  |                         | MHz |  |
| t <sub>PLH</sub> | Propagation Delay Time           |                  | 28                     |     | 32                      | ns  |  |
|                  | LOW-to-HIGH Level Output         |                  | 20                     |     | 32                      |     |  |
| t <sub>PHL</sub> | Propagation Delay Time           |                  | 28                     |     | 38                      | ns  |  |
|                  | HIGH-to-LOW Level Output         |                  | 28                     |     |                         |     |  |
| t <sub>PZH</sub> | Output Enable Time               |                  | 28                     |     | 44                      | ns  |  |
|                  | to HIGH Level Output             |                  | 20                     |     | 44                      | 115 |  |
| t <sub>PZL</sub> | Output Enable Time               |                  | 28                     |     | 44                      | ns  |  |
|                  | to LOW Level Output              |                  | 26                     |     | 44                      | 115 |  |
| t <sub>PHZ</sub> | Output Disable Time              |                  | 20                     |     |                         |     |  |
|                  | from HIGH Level Output (Note 11) |                  |                        |     |                         | ns  |  |
| t <sub>PLZ</sub> | Output Disable Time              |                  | 25                     |     |                         | ns  |  |
|                  | from LOW Level Output (Note 11)  |                  |                        |     |                         | 115 |  |

**Note 11:** C<sub>L</sub> = 5 pF.







Physical Dimensions inches (millimeters) unless otherwise noted (Continued)

 $0.100 \pm 0.010$ 

(2.540 ± 0.254)

(1.651)

0.009-0.015 (0.229-0.381)

0.060 ± 0.005

(1.524 ± 0.127)

95°± 5°

0.325 +0.040 -0.015

(8.255 +1.016) -0.381)

20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

 $0.018 \pm 0.003$ 

(0.457 ± 0.076)

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

0.145-0.200 (3.683-5.080)

N20A (REV G)

0.125-0.140

(3.175-3.556)

www.fairchildsemi.com



September 1983 Revised February 1999

# MM74HC245A **Octal 3-STATE Transceiver**

#### **General Description**

The MM74HC245A 3-STATE bidirectional buffer utilizes advanced silicon-gate CMOS technology, and is intended for two-way asynchronous communication between data buses. It has high drive current outputs which enable high speed operation even when driving large bus capacitances. This circuit possesses the low power consumption and high noise immunity usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL circuits.

This device has an active LOW enable input  $\overline{G}$  and a direction control input, DIR. When DIR is HIGH, data flows from the A inputs to the B outputs. When DIR is LOW, data flows from the B inputs to the A outputs. The MM74HC245A transfers true data from one bus to the other.

This device can drive up to 15 LS-TTL Loads, and does not have Schmitt trigger inputs. All inputs are protected from damage due to static discharge by diodes to  $V_{CC}$  and ground.

#### **Features**

- Typical propagation delay: 13 ns
- Wide power supply range: 2-6V
- Low quiescent current: 80 µA maximum (74 HC)
- 3-STATE outputs for connection to bus oriented systems
- High output drive: 6 mA (minimum)
- Same as the 645

#### **Ordering Code:**

| Order Number  | Package Number | Package Description                                                         |
|---------------|----------------|-----------------------------------------------------------------------------|
| MM74HC245AWM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| MM74HC245ASJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| MM74HC245AMTC | MTC20          | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| MM74HC245AN   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0,300" Wide      |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**

# Pin Assignments for DIP, SOIC, SOP and TSSOP **Top View**

#### **Truth Table**

|       | ntrol<br>outs | Operation       |  |  |  |
|-------|---------------|-----------------|--|--|--|
| G DIR |               | 1               |  |  |  |
| L     | L             | B data to A bus |  |  |  |
| L     | Н             | A data to B bus |  |  |  |
| Н     | Х             | Isolation       |  |  |  |

- H = HIGH Level
- I = I OW I evel X = Irrelevant

### Absolute Maximum Ratings(Note 1)

(Note 2)

| Supply Voltage (V <sub>CC</sub> )                               | -0.5 to $+7.0$ V           |
|-----------------------------------------------------------------|----------------------------|
| DC Input Voltage DIR and $\overline{G}$ pins (V <sub>IN</sub> ) | $-1.5$ to $V_{CC} + 1.5V$  |
| DC Input/Output Voltage (V <sub>IN</sub> , V <sub>OUT</sub> )   | $-0.5$ to $V_{CC}$ $+0.5V$ |
| Clamp Diode Current (I <sub>CD</sub> )                          | ±20 mA                     |
| DC Output Current, per pin (I <sub>OUT</sub> )                  | ±35 mA                     |
| DC $V_{CC}$ or GND Current, per pin ( $I_{CC}$ )                | ±70 mA                     |
| Storage Temperature Range (T <sub>STG</sub> )                   | –65°C to +150°C            |
| Power Dissipation (P <sub>D</sub> )                             |                            |
| (Note 3)                                                        | 600 mW                     |
| S.O. Package only                                               | 500 mW                     |
| Lead Temperature (T <sub>L</sub> )                              |                            |

## Recommended Operating Conditions

|                                     | Min | Max      | Units |
|-------------------------------------|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> )   | 2   | 6        | V     |
| DC Input or Output Voltage          |     |          |       |
| $(V_{IN}, V_{OUT})$                 | 0   | $V_{CC}$ | V     |
| Operating Temperature Range $(T_A)$ | -40 | +85      | °C    |
| Input Rise/Fall Times               |     |          |       |
| $(t_r, t_f)$ $V_{CC} = 2.0V$        |     | 1000     | ns    |
| $V_{CC} = 4.5V$                     |     | 500      | ns    |
| $V_{CC} = 6.0V$                     |     | 400      | ns    |
|                                     |     |          |       |

**Note 1:** Maximum Ratings are those values beyond which damage to the device may occur.

 $\textbf{Note 2:} \ \textbf{Unless otherwise specified all voltages are referenced to ground.}$ 

Note 3: Power Dissipation temperature derating — plastic "N" package: – 12 mW/°C from 65°C to 85°C.

#### DC Electrical Characteristics (Note 4)

(Soldering 10 seconds)

| Symbol          | Parameter                 | Conditions                                | V <sub>CC</sub> | $T_A =$ | 25°C | $T_A = -40$ to $85^{\circ}C$ | $T_A = -55 \text{ to } 125^{\circ}\text{C}$ | Units |
|-----------------|---------------------------|-------------------------------------------|-----------------|---------|------|------------------------------|---------------------------------------------|-------|
| Symbol          | Farameter                 | Conditions                                | *cc             | Тур     |      | Guaranteed L                 | imits                                       | Units |
| V <sub>IH</sub> | Minimum HIGH Level Input  |                                           | 2.0V            |         | 1.5  | 1.5                          | 1.5                                         | V     |
|                 | Voltage                   |                                           | 4.5V            |         | 3.15 | 3.15                         | 3.15                                        | V     |
|                 |                           |                                           | 6.0V            |         | 4.2  | 4.2                          | 4.2                                         | V     |
| V <sub>IL</sub> | Maximum LOW Level Input   |                                           | 2.0V            |         | 0.5  | 0.5                          | 0.5                                         | V     |
|                 | Voltage                   |                                           | 4.5V            |         | 1.35 | 1.35                         | 1.35                                        | V     |
|                 |                           |                                           | 6.0V            |         | 1.8  | 1.8                          | 1.8                                         | V     |
| V <sub>OH</sub> | Minimum HIGH Level Output | $V_{IN} = V_{IH}$ or $V_{IL}$             |                 |         |      |                              |                                             |       |
|                 | Voltage                   | $ I_{OUT}  \le 20 \ \mu A$                | 2.0V            | 2.0     | 1.9  | 1.9                          | 1.9                                         | V     |
|                 |                           |                                           | 4.5V            | 4.5     | 4.4  | 4.4                          | 4.4                                         | V     |
|                 |                           |                                           | 6.0V            | 6.0     | 5.9  | 5.9                          | 5.9                                         | V     |
|                 |                           | $V_{IN} = V_{IH}$ or $V_{IL}$             |                 |         |      |                              |                                             |       |
|                 |                           | $ I_{OUT}  \le 6.0 \text{ mA}$            | 4.5V            | 4.2     | 3.98 | 3.84                         | 3.7                                         | V     |
|                 |                           | $ I_{OUT}  \le 7.8 \text{ mA}$            | 6.0V            | 5.7     | 5.48 | 5.34                         | 5.2                                         | V     |
| V <sub>OL</sub> | Maximum LOW Level Output  | $V_{IN} = V_{IH}$ or $V_{IL}$             |                 |         |      |                              |                                             |       |
|                 | Voltage                   | $ I_{OUT}  \le 20 \mu A$                  | 2.0V            | 0       | 0.1  | 0.1                          | 0.1                                         | V     |
|                 |                           |                                           | 4.5V            | 0       | 0.1  | 0.1                          | 0.1                                         | V     |
|                 |                           |                                           | 6.0V            | 0       | 0.1  | 0.1                          | 0.1                                         | V     |
|                 |                           | $V_{IN} = V_{IH}$ or $V_{IL}$             |                 |         |      |                              |                                             |       |
|                 |                           | $ I_{OUT}  \le 6.0 \text{ mA}$            | 4.5V            | 0.2     | 0.26 | 0.33                         | 0.4                                         | V     |
|                 |                           | $ I_{OUT}  \le 7.8 \text{ mA}$            | 6.0V            | 0.2     | 0.26 | 0.33                         | 0.4                                         | V     |
| I <sub>IN</sub> | Input Leakage             | $V_{IN} = V_{CC}$ to GND                  | 6.0V            |         | ±0.1 | ±1.0                         | ±1.0                                        | μА    |
|                 | Current (G and DIR)       |                                           |                 |         |      |                              |                                             |       |
| I <sub>OZ</sub> | Maximum 3-STATE Output    | V <sub>OUT</sub> = V <sub>CC</sub> or GND | 6.0V            |         | ±0.5 | ±5.0                         | ±10                                         | μΑ    |
|                 | Leakage Current           | Enable $\overline{G} = V_{IH}$            |                 |         |      |                              |                                             |       |
| I <sub>CC</sub> | Maximum Quiescent Supply  | V <sub>IN</sub> = V <sub>CC</sub> or GND  | 6.0V            |         | 8.0  | 80                           | 160                                         | μΑ    |
|                 | Current                   | $I_{OUT} = 0 \mu A$                       |                 |         |      |                              |                                             |       |

260°C

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>O2</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

#### **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $t_r = t_f = 6$ ns

|   | Symbol                              | Parameter                 | Conditions                | Тур | Guaranteed<br>Limit | Units |
|---|-------------------------------------|---------------------------|---------------------------|-----|---------------------|-------|
|   | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay | C <sub>L</sub> = 45 pF    | 12  | 17                  | ns    |
|   | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable     | $R_L = 1 \text{ k}\Omega$ | 24  | 35                  | ns    |
| 1 |                                     | Time                      | $C_L = 45 \text{ pF}$     |     |                     |       |
|   | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable    | $R_L = 1 \text{ k}\Omega$ | 18  | 25                  | ns    |
|   |                                     | Time                      | $C_L = 5 pF$              |     |                     |       |

#### **AC Electrical Characteristics**

 $V_{CC}$  = 2.0V to 6.0V,  $C_L$  = 50 pF,  $t_r$  =  $t_f$  = 6ns (unless otherwise specified)

| Symbol                | Parameter                 | Conditions               | V <sub>CC</sub> | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units  |
|-----------------------|---------------------------|--------------------------|-----------------|------------------|------|------------------------------|-------------------------------|--------|
| Syllibol              | Parameter                 | Conditions               | *CC             | Тур              |      | Guaranteed L                 | imits                         | Ullits |
| t <sub>PHL</sub> ,    | Maximum Propagation       | C <sub>L</sub> = 50 pF   | 2.0V            | 31               | 90   | 113                          | 135                           | ns     |
| t <sub>PLH</sub>      | Delay                     | $C_{L} = 150 \text{ pF}$ | 2.0V            | 41               | 96   | 116                          | 128                           | ns     |
|                       |                           | C <sub>L</sub> = 50 pF   | 4.5V            | 13               | 18   | 23                           | 27                            | ns     |
|                       |                           | $C_L = 150 pF$           | 4.5V            | 17               | 22   | 28                           | 33                            | ns     |
|                       |                           | C <sub>L</sub> = 50 pF   | 6.0V            | 11               | 15   | 19                           | 23                            | ns     |
|                       |                           | $C_L = 150 pF$           | 6.0V            | 14               | 19   | 23                           | 28                            | ns     |
| t <sub>PZH</sub> ,    | Maximum Output Enable     | $R_L = 1 k\Omega$        |                 |                  |      |                              |                               |        |
| t <sub>PZL</sub>      | Time                      | C <sub>L</sub> = 50 pF   | 2.0V            | 71               | 190  | 240                          | 285                           | ns     |
|                       |                           | $C_L = 150 pF$           | 2.0V            | 81               | 240  | 300                          | 360                           | ns     |
|                       |                           | C <sub>L</sub> = 50 pF   | 4.5V            | 26               | 38   | 48                           | 57                            | ns     |
|                       |                           | $C_L = 150 pF$           | 4.5V            | 31               | 48   | 60                           | 72                            | ns     |
|                       |                           | C <sub>L</sub> = 50 pF   | 6.0V            | 21               | 32   | 41                           | 48                            | ns     |
|                       |                           | $C_L = 150 pF$           | 6.0V            | 25               | 41   | 51                           | 61                            | ns     |
| t <sub>PHZ</sub> ,    | Maximum Output Disable    | $R_L = 1 k\Omega$        | 2.0V            | 39               | 135  | 169                          | 203                           | ns     |
| t <sub>PLZ</sub>      | Time                      | $C_L = 50 \text{ pF}$    | 4.5V            | 20               | 27   | 34                           | 41                            | ns     |
|                       |                           |                          | 6.0V            | 18               | 23   | 29                           | 34                            | ns     |
| $t_{TLH}$ , $t_{THL}$ | Output Rise and Fall Time | C <sub>L</sub> =50 pF    | 2.0V            | 20               | 60   | 75                           | 90                            | ns     |
|                       |                           |                          | 4.5V            | 6                | 12   | 15                           | 18                            | ns     |
|                       |                           |                          | 6.0V            | 5                | 10   | 13                           | 15                            | ns     |
| C <sub>PD</sub>       | Power Dissipation         | $G = V_{IL}$             |                 | 50               |      |                              |                               | pF     |
|                       | Capacitance (Note 5)      | $\overline{G} = V_{IH}$  |                 | 5                |      |                              |                               | pF     |
| C <sub>IN</sub>       | Maximum Input Capacitance |                          |                 | 5                | 10   | 10                           | 10                            | pF     |
| C <sub>IN/OUT</sub>   | Maximum Input/Output      |                          |                 | 15               | 20   | 20                           | 20                            | pF     |
|                       | Capacitance, A or B       |                          |                 |                  |      |                              |                               |        |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \, V_{CC}^2 \, f + I_{CC} \, V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \, V_{CC} \, f + I_{CC} \, V_{CC}$ .



### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) -0.20 و2ا 7.72 4.16 6,4 4.4±0.1 -B-3,2 10.42 PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C SEE DETAIL A -0.90+0.15 0.09-0.20 0.1±0.05 0.65 0.19-0.30 | \$\P\$ | 0.10\P\$ | A P\$ | C\$ | -12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS NOTES: 0.25 SEATING PLANE A. CONFORMS TO JEDEC REGISTRATION MID-153, VARIATION AC, REF NOTE 6, DATE $7/93.\,$ -0.6±0.1-R0.09mln -1.00 B. DIMENSIONS ARE IN MILLIMETERS. DETAIL A

- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.

20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com



www.vishay.com

Vishay Semiconductors

## Standard 7-Segment Display 13 mm



#### **DESCRIPTION**

The TDS.51.. series are 13 mm character seven segment LED displays in a very compact package.

The displays are designed for a viewing distance up to 7 m and available in four bright colors. The grey package surface and the evenly lighted untinted segments provide an optimum on-off contrast.

All displays are categorized in luminous intensity groups. That allows users to assemble displays with uniform appearence. Typical applications include instruments, panel meters, point-of-sale terminals and household equipment.

#### **FEATURES**

- · Evenly lighted segments
- · Grey package surface
- Untinted segments
- · Luminous intensity categorized
- Yellow and green categorized for color
- · Wide viewing angle
- · Suitable for DC and high peak current
- Material categorization: for definitions of compliance please see <a href="https://www.vishay.com/doc?99912"><u>www.vishay.com/doc?99912</u></a>



- Panel meters
- Test- and measure-equipment
- · Point-of-sale terminals
- · Control units
- TV sets

#### PRODUCT GROUP AND PACKAGE DATA

Product group: DisplayPackage: 13 mm

Product series: Standard
Angle of half intensity: ± 50°

| PARTS TAB   | PARTS TABLE |      |                            |        |                           |      |      |      |                           |      |        |       |                           |                |
|-------------|-------------|------|----------------------------|--------|---------------------------|------|------|------|---------------------------|------|--------|-------|---------------------------|----------------|
| PART        | COLOR       | _    | UMINOL<br>NTENSIT<br>(µcd) |        | at I <sub>F</sub><br>(mA) |      |      |      | at I <sub>F</sub><br>(mA) |      | ARD VO | LTAGE | at I <sub>F</sub><br>(mA) | CIRCUITRY      |
|             |             | MIN. | TYP.                       | MAX.   |                           | MIN. | TYP. | MAX. |                           | MIN. | TYP.   | MAX.  |                           |                |
| TDSO5150    | Orange red  | 700  | 5000                       | -      | 10                        | 612  | -    | 625  | 10                        | -    | 2      | 3     | 20                        | Common anode   |
| TDSO5150-LM | Orange red  | 2800 | -                          | 9000   | 10                        | 612  | -    | 625  | 10                        | -    | 2      | 3     | 20                        | Common anode   |
| TDSO5160    | Orange red  | 700  | 5000                       | -      | 10                        | 612  | -    | 625  | 10                        | -    | 2      | 3     | 20                        | Common cathode |
| TDSO5160-LM | Orange red  | 2800 | -                          | 9000   | 10                        | 612  | -    | 625  | 10                        | -    | 2      | 3     | 20                        | Common cathode |
| TDSY5150    | Yellow      | 700  | 4200                       | -      | 10                        | 581  | -    | 594  | 10                        | -    | 2.4    | 3     | 20                        | Common anode   |
| TDSG5150    | Green       | 700  | 9500                       | -      | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common anode   |
| TDSG5150-MN | Green       | 4500 | -                          | 14 000 | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common anode   |
| TDSG5150-N  | Green       | 7000 | -                          | 14 000 | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common anode   |
| TDSG5160    | Green       | 700  | 9500                       | -      | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common cathode |
| TDSG5160-MN | Green       | 4500 | -                          | 14 000 | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common cathode |
| TDSG5160-N  | Green       | 7000 | -                          | 14 000 | 10                        | 562  | -    | 575  | 10                        | -    | 2.4    | 3     | 20                        | Common cathode |

ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishav.com/doc?91000









www.vishay.com

Vishay Semiconductors

| ABSOLUTE MAXIMUM RATINGS (T <sub>amb</sub> = 25 °C, unless otherwise specified) TDSO5150, TDSO5160, TDSY5150, TDSG5150 |                                         |                   |            |      |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------|------------|------|--|--|--|--|--|--|
| PARAMETER                                                                                                              | TEST CONDITION                          | SYMBOL            | VALUE      | UNIT |  |  |  |  |  |  |
| Reverse voltage per segment or DP                                                                                      |                                         | V <sub>R</sub>    | 6          | V    |  |  |  |  |  |  |
| DC forward current per segment or DP                                                                                   |                                         | I <sub>F</sub>    | 25         | mA   |  |  |  |  |  |  |
| Surge forward current per segment or DP                                                                                | t <sub>p</sub> ≤ 10 μs (non repetitive) | I <sub>FSM</sub>  | 0.15       | А    |  |  |  |  |  |  |
| Power dissipation                                                                                                      | T <sub>amb</sub> ≤ 45 °C                | P <sub>V</sub>    | 550        | mW   |  |  |  |  |  |  |
| Junction temperature                                                                                                   |                                         | Tj                | 100        | °C   |  |  |  |  |  |  |
| Operating temperature range                                                                                            |                                         | T <sub>amb</sub>  | -40 to +85 | °C   |  |  |  |  |  |  |
| Storage temperature range                                                                                              |                                         | T <sub>stg</sub>  | -40 to +85 | °C   |  |  |  |  |  |  |
| Soldering temperature                                                                                                  | $t \le 3$ s, 2 mm below seating plane   | T <sub>sd</sub>   | 260        | °C   |  |  |  |  |  |  |
| Thermal resistance LED junction-to-ambient                                                                             |                                         | R <sub>thJA</sub> | 100        | K/W  |  |  |  |  |  |  |

| OPTICAL AND ELECTRICAL CHARACTERISTICS ( $T_{amb} = 25  ^{\circ}C$ , unless otherwise specified) TDSO5150, TDSO5150-LM, TDSO5160, TDSO5160-LM, ORANGE RED |                        |                           |                |      |      |      |      |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|----------------|------|------|------|------|--|--|--|
| PARAMETER                                                                                                                                                 | TEST CONDITION         | PART                      | SYMBOL         | MIN. | TYP. | MAX. | UNIT |  |  |  |
|                                                                                                                                                           |                        | TDSO5150                  |                | 700  | 5000 | -    |      |  |  |  |
| Luminous intensity per segment (digit average) (1)                                                                                                        | I <sub>F</sub> = 10 mA | TDSO5150-LM               | I <sub>V</sub> | 2800 | -    | 9000 | μcd  |  |  |  |
|                                                                                                                                                           |                        | TDSO5160                  |                | 700  | 5000 | -    |      |  |  |  |
|                                                                                                                                                           |                        | TDSO5160-LM               |                | 2800 | -    | 9000 |      |  |  |  |
| Dominant wavelength                                                                                                                                       | I <sub>F</sub> = 10 mA |                           | $\lambda_{d}$  | 612  | -    | 625  | nm   |  |  |  |
| Peak wavelength                                                                                                                                           | I <sub>F</sub> = 10 mA | TDSO5150,                 | λρ             | -    | 630  | -    | nm   |  |  |  |
| Angle of half intensity                                                                                                                                   | I <sub>F</sub> = 10 mA | TDSO5150-LM,<br>TDSO5160. | j              | -    | ± 50 | -    | 0    |  |  |  |
| Forward voltage per segment or DP                                                                                                                         | I <sub>F</sub> = 20 mA | TDSO5160-LM               | V <sub>F</sub> | -    | 2    | 3    | V    |  |  |  |
| Reverse voltage per segment or DP                                                                                                                         | I <sub>R</sub> = 10 μA |                           | $V_R$          | 6    | 15   | -    | V    |  |  |  |

#### Note

<sup>(1)</sup> I<sub>Vmin.</sub> and I<sub>V</sub> groups are mean values of all segments (a to g, D1 to D4), matching factor within segments is ≥ 0.5, excluding decimal points and colon

| OPTICAL AND ELECTRICAL CHARACTERISTICS (T <sub>amb</sub> = 25 °C, unless otherwise specified) TDSY5150, YELLOW |                        |          |                |      |      |      |      |  |  |
|----------------------------------------------------------------------------------------------------------------|------------------------|----------|----------------|------|------|------|------|--|--|
| PARAMETER                                                                                                      | TEST CONDITION         | PART     | SYMBOL         | MIN. | TYP. | MAX. | UNIT |  |  |
| Luminous intensity per segment (digit average) (1)                                                             | I <sub>F</sub> = 10 mA | TDSY5150 | I <sub>V</sub> | 700  | 4200 | -    | μcd  |  |  |
| Dominant wavelength                                                                                            | $I_F = 10 \text{ mA}$  |          | $\lambda_{d}$  | 581  | -    | 594  | nm   |  |  |
| Peak wavelength                                                                                                | I <sub>F</sub> = 10 mA |          | $\lambda_{p}$  | -    | 585  | -    | nm   |  |  |
| Angle of half intensity                                                                                        | I <sub>F</sub> = 10 mA | TDSY5150 | j              | -    | ± 50 | -    | ٥    |  |  |
| Forward voltage per segment or DP                                                                              | I <sub>F</sub> = 20 mA |          | V <sub>F</sub> | -    | 2.4  | 3    | V    |  |  |
| Reverse voltage per segment or DP                                                                              | I <sub>R</sub> = 10 μA |          | V <sub>R</sub> | 6    | 15   | -    | V    |  |  |

#### Note

<sup>(1)</sup> I<sub>Vmin.</sub> and I<sub>V</sub> groups are mean values of all segments (a to g, D1 to D4), matching factor within segments is ≥ 0.5, excluding decimal points and colon



www.vishay.com

Vishay Semiconductors

| OPTICAL AND ELECTRICAL CHARACTERISTICS (T <sub>amb</sub> = 25 °C, unless otherwise specified) TDSG5150, TDSG5150-MN, TDSG5150-N, TDSG5160, TDSG5160-MN, TDSG5160-N, GREEN |                        |                                    |                |      |      |        |      |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------|----------------|------|------|--------|------|--|--|--|--|
| PARAMETER                                                                                                                                                                 | TEST CONDITION         | PART                               | SYMBOL         | MIN. | TYP. | MAX.   | UNIT |  |  |  |  |
|                                                                                                                                                                           |                        | TDSG5150                           |                | 700  | 9500 | -      |      |  |  |  |  |
| Luminous intensity per segment (digit average) (1)                                                                                                                        |                        | TDSG5150-MN                        |                | 4500 | -    | 14 000 |      |  |  |  |  |
|                                                                                                                                                                           | 1 10 1                 | TDSG5150-N                         | I <sub>V</sub> | 7000 | -    | 14 000 | μcd  |  |  |  |  |
|                                                                                                                                                                           | I <sub>F</sub> = 10 mA | TDSG5160                           |                | 700  | 9500 | -      |      |  |  |  |  |
|                                                                                                                                                                           |                        | TDSG5160-MN                        |                | 4500 | -    | 14 000 |      |  |  |  |  |
|                                                                                                                                                                           |                        | TDSG5160-N                         |                | 7000 | -    | 14 000 |      |  |  |  |  |
| Dominant wavelength                                                                                                                                                       | I <sub>F</sub> = 10 mA | TDSG5150,                          | $\lambda_{d}$  | 562  | -    | 575    | nm   |  |  |  |  |
| Peak wavelength                                                                                                                                                           | I <sub>F</sub> = 10 mA | TDSG5150-MN,                       | λρ             | -    | 565  | -      | nm   |  |  |  |  |
| Angle of half intensity                                                                                                                                                   | I <sub>F</sub> = 10 mA | TDSG5150-N. TDSG5160, TDSG5160-MN, | j              | -    | ± 50 | -      | 0    |  |  |  |  |
| Forward voltage per segment or DP                                                                                                                                         | I <sub>F</sub> = 20 mA |                                    | V <sub>F</sub> | -    | 2.4  | 3      | V    |  |  |  |  |
| Reverse voltage per segment or DP                                                                                                                                         | I <sub>R</sub> = 10 µA | TDSG5160-N                         | VR             | 6    | 15   | -      | V    |  |  |  |  |

#### Note

<sup>(1)</sup> I<sub>Vmin.</sub> and I<sub>V</sub> groups are mean values of all segments (a to g, D1 to D4), matching factor within segments is ≥ 0.5, excluding decimal points and colon

| LUMINOUS IN | ITENSITY CLASS | SIFICATION  |
|-------------|----------------|-------------|
| GROUP       | LIGHT INTE     | NSITY (µcd) |
| STANDARD    | MIN.           | MAX.        |
| E           | 180            | 360         |
| F           | 280            | 560         |
| G           | 450            | 900         |
| Н           | 700            | 1400        |
| 1           | 1100           | 2200        |
| K           | 1800           | 3600        |
| L           | 2800           | 5600        |
| М           | 4500           | 9000        |
| N           | 7000           | 14 000      |

#### Note

 The above type numbers represent the order groups which include only a few brightness groups. Only one group will be shipped in one tube (there will be no mixing of two groups in one tube).

In order to ensure availability, single brightness groups will not be orderable

| COLOR CLASSIFICATION |       |       |      |      |       |      |  |  |  |  |
|----------------------|-------|-------|------|------|-------|------|--|--|--|--|
| GROUP                | ORANG | E RED | YEL  | LOW  | GREEN |      |  |  |  |  |
| GROOP                | MIN.  | MAX.  | MIN. | MAX. | MIN.  | MAX. |  |  |  |  |
| 1                    | 612   | 617   | 581  | 584  | -     | -    |  |  |  |  |
| 2                    | 616   | 621   | 583  | 586  | -     | -    |  |  |  |  |
| 3                    | 620   | 625   | 585  | 588  | 562   | 565  |  |  |  |  |
| 4                    | -     | -     | 587  | 590  | 564   | 567  |  |  |  |  |
| 5                    | -     | -     | 589  | 592  | 566   | 569  |  |  |  |  |
| 6                    | -     | -     | 591  | 594  | 568   | 571  |  |  |  |  |
| 7                    | -     | -     | -    | -    | 570   | 573  |  |  |  |  |
| 8                    | -     | -     | -    | -    | 572   | 575  |  |  |  |  |

#### Note

 Wavelengths are tested at a current pulse duration of 25 ms and an accuracy of ± 1 nm

#### TYPICAL CHARACTERISTICS (T<sub>amb</sub> = 25 °C, unless otherwise specified)



Fig. 1 - Forward Current vs. Ambient Temperature



Fig. 4 - Relative Luminous Intensity vs. Ambient Temperature



Fig. 2 - Relative Luminous Intensity vs. Angular Displacement



Fig. 5 - Relative Luminous Intensity vs. Forward Current/Duty Cycle



Fig. 3 - Forward Current vs. Forward Voltage



Fig. 6 - Relative Luminous Intensity vs. Forward Current

www.vishay.com

## Vishay Semiconductors



Fig. 7 - Relative Intensity vs. Wavelength



Fig. 8 - Forward Current vs. Forward Voltage



Fig. 9 - Relative Luminous Intensity vs. Ambient Temperature



Fig. 10 - Relative Luminous Intensity vs. Forward Current/Duty Cycle



Fig. 11 - Relative Luminous Intensity vs. Forward Current



Fig. 12 - Relative Intensity vs. Wavelength

www.vishay.com

## Vishay Semiconductors



Fig. 13 - Forward Current vs. Forward Voltage



Fig. 14 - Relative Luminous Intensity vs. Ambient Temperature



Fig. 15 - Specific Luminous Intensity vs. Forward Current



Fig. 16 - Relative Luminous Intensity vs. Forward Current



Fig. 17 - Relative Intensity vs. Wavelength



Fig. 18 - TDS.51..



www.vishay.com

Vishay Semiconductors

#### PACKAGE DIMENSIONS FOR TDS.51.. in millimeters



10°



technical drawings according to DIN specifications

Drawing-No.: 6.544-5150.01-4

Issue: 1; 21.11.95

95 11344



## **Vishay Semiconductors**

## Display-13 mm

## **Package Dimensions in mm**







95 11344

## Display-13 mm

#### **Vishay Semiconductors**



#### **Ozone Depleting Substances Policy Statement**

It is the policy of Vishay Semiconductor GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operatingsystems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

Vishay Semiconductor GmbH has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

Vishay Semiconductor GmbH can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

#### We reserve the right to make changes to improve technical design and may do so without further notice.

Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use Vishay Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify Vishay Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

> Vishay Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423

www.vishay.com Rev. 1.1, 25-Mar-04



**Vishay Semiconductors** 

## **Pin Connections 13 mm**



## **Pin Connections 13 mm**

#### **Vishay Semiconductors**



#### **Ozone Depleting Substances Policy Statement**

It is the policy of Vishay Semiconductor GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operatingsystems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

Vishay Semiconductor GmbH has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

Vishay Semiconductor GmbH can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

#### We reserve the right to make changes to improve technical design and may do so without further notice.

Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use Vishay Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify Vishay Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

> Vishay Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2831, Fax number: 49 (0)7131 67 2423

www.vishay.com Rev. 1.1, 07-Jul-04



### **Legal Disclaimer Notice**

Vishay

#### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.



September 1983 Revised February 1999

## MM74HC04 **Hex Inverter**

#### **General Description**

The MM74HC04 inverters utilize advanced silicon-gate CMOS technology to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits.

The MM74HC04 is a triple buffered inverter. It has high noise immunity and the ability to drive 10 LS-TTL loads. The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to  $V_{\mbox{\footnotesize CC}}$  and ground.

#### **Features**

- Typical propagation delay: 8 ns
- Fan out of 10 LS-TTL loads
- Quiescent power consumption: 10 µW maximum at room temperature
- Low input current: 1 µA maximum

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| MM74HC04M    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74HC04SJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.5mm Wide                |
| MM74HC04MTC  | MTC14          | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| MM74HC04N    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**

## **Logic Diagram**



# 1 of 6 Inverters

#### Absolute Maximum Ratings(Note 1)

(Note 2)

| Supply Voltage (V <sub>CC</sub> )                        | -0.5 to +7.0V             |
|----------------------------------------------------------|---------------------------|
| DC Input Voltage (V <sub>IN</sub> )                      | $-1.5$ to $V_{CC} + 1.5V$ |
| DC Output Voltage (V <sub>OUT</sub> )                    | $-0.5$ to $V_{CC}$ +0.5V  |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA                    |
| DC Output Current, per pin (I <sub>OUT</sub> )           | ±25 mA                    |
| DC $V_{CC}$ or GND Current, per pin ( $I_{CC}$ )         | ±50 mA                    |
| Storage Temperature Range (T <sub>STG</sub> )            | -65°C to +150°C           |
| Power Dissipation (P <sub>D</sub> )                      |                           |
| (Note 3)                                                 | 600 mW                    |
| S.O. Package only                                        | 500 mW                    |
| Lead Temperature (T <sub>L</sub> )                       |                           |
| (Soldering 10 seconds)                                   | 260°C                     |
|                                                          |                           |

## **Recommended Operating Conditions**

|                                               | Min | Max      | Units |  |
|-----------------------------------------------|-----|----------|-------|--|
| Supply Voltage (V <sub>CC</sub> )             | 2   | 6        | V     |  |
| DC Input or Output Voltage                    | 0   | $V_{CC}$ | V     |  |
| $(V_{IN}, V_{OUT})$                           |     |          |       |  |
| Operating Temperature Range (T <sub>A</sub> ) | -40 | +85      | °C    |  |
| Input Rise or Fall Times                      |     |          |       |  |
| $(t_r, t_f) V_{CC} = 2.0V$                    |     | 1000     | ns    |  |
| $V_{CC} = 4.5V$                               |     | 500      | ns    |  |
| $V_{CC} = 6.0 V$                              |     | 400      | ns    |  |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: –
12 mW/°C from 65°C to 85°C.

#### DC Electrical Characteristics (Note 4)

| Symbol          | Parameter          | Conditions                               | V <sub>CC</sub> | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40 to 85°C | $T_A = -55$ to $125^{\circ}C$ | Units  |
|-----------------|--------------------|------------------------------------------|-----------------|------------------|------|------------------------------|-------------------------------|--------|
| Syllibol        | Farameter          | Conditions                               | VCC             | Тур              |      | Guaranteed L                 | imits                         | Ullits |
| $V_{IH}$        | Minimum HIGH Level |                                          | 2.0V            |                  | 1.5  | 1.5                          | 1.5                           | V      |
|                 | Input Voltage      |                                          | 4.5V            |                  | 3.15 | 3.15                         | 3.15                          | V      |
|                 |                    |                                          | 6.0V            |                  | 4.2  | 4.2                          | 4.2                           | V      |
| V <sub>IL</sub> | Maximum LOW Level  |                                          | 2.0V            |                  | 0.5  | 0.5                          | 0.5                           | V      |
|                 | Input Voltage      |                                          | 4.5V            |                  | 1.35 | 1.35                         | 1.35                          | V      |
|                 |                    |                                          | 6.0V            |                  | 1.8  | 1.8                          | 1.8                           | V      |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IL}$                        |                 |                  |      |                              |                               |        |
|                 | Output Voltage     | $ I_{OUT}  \le 20 \ \mu A$               | 2.0V            | 2.0              | 1.9  | 1.9                          | 1.9                           | V      |
|                 |                    |                                          | 4.5V            | 4.5              | 4.4  | 4.4                          | 4.4                           | V      |
|                 |                    |                                          | 6.0V            | 6.0              | 5.9  | 5.9                          | 5.9                           | V      |
|                 |                    | $V_{IN} = V_{IL}$                        |                 |                  |      |                              |                               |        |
|                 |                    | $ I_{OUT}  \le 4.0 \text{ mA}$           | 4.5V            | 4.2              | 3.98 | 3.84                         | 3.7                           | V      |
|                 |                    | $ I_{OUT}  \le 5.2 \text{ mA}$           | 6.0V            | 5.7              | 5.48 | 5.34                         | 5.2                           | V      |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IH}$                        |                 |                  |      |                              |                               |        |
|                 | Output Voltage     | $ I_{OUT}  \le 20 \ \mu A$               | 2.0V            | 0                | 0.1  | 0.1                          | 0.1                           | V      |
|                 |                    |                                          | 4.5V            | 0                | 0.1  | 0.1                          | 0.1                           | V      |
|                 |                    |                                          | 6.0V            | 0                | 0.1  | 0.1                          | 0.1                           | V      |
|                 |                    | $V_{IN} = V_{IH}$                        |                 |                  |      |                              |                               |        |
|                 |                    | $ I_{OUT}  \le 4.0 \text{ mA}$           | 4.5V            | 0.2              | 0.26 | 0.33                         | 0.4                           | V      |
|                 |                    | $ I_{OUT}  \le 5.2 \text{ mA}$           | 6.0V            | 0.2              | 0.26 | 0.33                         | 0.4                           | V      |
| I <sub>IN</sub> | Maximum Input      | $V_{IN} = V_{CC}$ or GND                 | 6.0V            |                  | ±0.1 | ±1.0                         | ±1.0                          | μΑ     |
|                 | Current            |                                          |                 |                  |      |                              |                               |        |
| I <sub>CC</sub> | Maximum Quiescent  | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V            |                  | 2.0  | 20                           | 40                            | μΑ     |
|                 | Supply Current     | $I_{OUT} = 0 \mu A$                      |                 |                  |      |                              |                               |        |

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub>=5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

#### **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $C_L = 15$  pF,  $t_r = t_f = 6$  ns

| Symbol                              | Parameter           | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|---------------------|------------|-----|---------------------|-------|
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation |            | 8   | 15                  | ns    |
|                                     | Delay               |            |     |                     |       |

#### **AC Electrical Characteristics**

 $V_{CC}$  = 2.0V to 6.0V,  $C_L$  = 50 pF,  $t_f$  =  $t_f$  = 6 ns (unless otherwise specified)

| Symbol                              | Parameter            | Conditions | V <sub>CC</sub> | $T_A = 25^{\circ}C$ |    | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units  |
|-------------------------------------|----------------------|------------|-----------------|---------------------|----|--------------------------------------------|-------------------------------|--------|
| Syllibol                            |                      | Conditions | • 66            | Тур                 |    | Guaranteed L                               | imits                         | Offics |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation  |            | 2.0V            | 55                  | 95 | 120                                        | 145                           | ns     |
|                                     | Delay                |            | 4.5V            | 11                  | 19 | 24                                         | 29                            | ns     |
|                                     |                      |            | 6.0V            | 9                   | 16 | 20                                         | 24                            | ns     |
| $t_{TLH}$ , $t_{THL}$               | Maximum Output Rise  |            | 2.0V            | 30                  | 75 | 95                                         | 110                           | ns     |
|                                     | and Fall Time        |            | 4.5V            | 8                   | 15 | 19                                         | 22                            | ns     |
|                                     |                      |            | 6.0V            | 7                   | 13 | 16                                         | 19                            | ns     |
| C <sub>PD</sub>                     | Power Dissipation    | (per gate) |                 | 20                  |    |                                            |                               | pF     |
|                                     | Capacitance (Note 5) |            |                 |                     |    |                                            |                               |        |
| C <sub>IN</sub>                     | Maximum Input        |            |                 | 5                   | 10 | 10                                         | 10                            | pF     |
|                                     | Capacitance          |            |                 |                     |    |                                            |                               |        |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)

14LD, TSSOP, JEDEC MO-153, 4.4MM WIDE









#### NOTES

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ABJREF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS



## 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)





14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

(1.651)

 $\frac{0.008 - 0.016}{(0.203 - 0.406)}$  TYP

N14A (REV F)



February 1984 Revised February 1999

# MM74HCT00 Quad 2 Input NAND Gate

#### **General Description**

The MM74HCT00 is a NAND gates fabricated using advanced silicon-gate CMOS technology which provides the inherent benefits of CMOS—low quiescent power and wide power supply range. This device is input and output characteristic and pin-out compatible with standard 74LS logic families. All inputs are protected from static discharge damage by internal diodes to  $\rm V_{CC}$  and ground.

MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices.

These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

#### **Features**

- TTL, LS pin-out and threshold compatible
- Fast switching: t<sub>PLH</sub>, t<sub>PHL</sub>=14 ns (typ)
- Low power: 10 µW at DC
- High fan out, 10 LS-TTL loads

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| MM74HCT00M   | M14A           | 14-Lead Small Outline Integrate Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74HCT00SJ  | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| MM74HCT00MTC | MTC14          | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |
| MM74HCT00N   | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide      |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Connection Diagram**

# 

#### **Logic Diagram**

#### **Absolute Maximum Ratings**(Note 1)

(Note 2)

Supply Voltage (V<sub>CC</sub>) -0.5 to +7.0V DC Input Voltage (V<sub>IN</sub>) -1.5 to  $V_{CC}+1.5V$ DC Output Voltage (V<sub>OUT</sub>) -0.5 to  $V_{CC} + 0.5 V$ Clamp Diode Current (I<sub>IK</sub>, I<sub>OK</sub>) ±20 mA DC Output Current, per pin (I<sub>OUT</sub>) ±25 mA DC  $V_{CC}$  or GND Current, per pin ( $I_{CC}$ ) ±50 mA Storage Temperature Range ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ 

Power Dissipation (P<sub>D</sub>)

600 mW (Note 3) S.O. Package only 500 mW

Lead Temperature (T<sub>L</sub>)

(Soldering 10 seconds) 260°C

#### **Recommended Operating Conditions**

|                                               | Min | Max      | Units |
|-----------------------------------------------|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> )             | 4.5 | 5.5      | V     |
| DC Input or Output Voltage                    | 0   | $V_{CC}$ | V     |
| (V <sub>IN</sub> , V <sub>OUT</sub> )         |     |          |       |
| Operating Temperature Range (T <sub>A</sub> ) | -40 | +85      | °C    |
| Input Rise or Fall Times                      |     |          |       |
| $(t_r, t_f)$                                  |     | 500      | ns    |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: –

12 mW/°C from 65°C to 85°C.

#### **DC Electrical Characteristics**

 $V_{CC} = 5V \pm 10\%$  (unless otherwise specified)

| Symbol          | Parameter          | Conditions                                          | T <sub>A</sub> = 25°C |                      | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units  |
|-----------------|--------------------|-----------------------------------------------------|-----------------------|----------------------|--------------------------------------------|-------------------------------|--------|
| Symbol          | raiametei          | Conditions                                          | Тур                   |                      | Guaranteed L                               | imits                         | Ullits |
| V <sub>IH</sub> | Minimum HIGH Level |                                                     |                       | 2.0                  | 2.0                                        | 2.0                           | V      |
|                 | Input Voltage      |                                                     |                       |                      |                                            |                               |        |
| V <sub>IL</sub> | Maximum LOW Level  |                                                     |                       | 0.8                  | 0.8                                        | 0.8                           | V      |
|                 | Input Voltage      |                                                     |                       |                      |                                            |                               |        |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$                       |                       |                      |                                            |                               |        |
|                 | Output Voltage     | $ I_{OUT}  = 20 \mu A$                              | $V_{CC}$              | V <sub>CC</sub> -0.1 | V <sub>CC</sub> -0.1                       | V <sub>CC</sub> -0.1          | V      |
|                 |                    | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 4.2                   | 3.98                 | 3.84                                       | 3.7                           | V      |
|                 |                    | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 5.2                   | 4.98                 | 4.84                                       | 4.7                           | V      |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IH}$                                   |                       |                      |                                            |                               |        |
|                 | Voltage            | $ I_{OUT}  = 20 \mu A$                              | 0                     | 0.1                  | 0.1                                        | 0.1                           | V      |
|                 |                    | $ I_{OUT}  = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 0.2                   | 0.26                 | 0.33                                       | 0.4                           | V      |
|                 |                    | $ I_{OUT}  = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 0.2                   | 0.26                 | 0.33                                       | 0.4                           | V      |
| I <sub>IN</sub> | Maximum Input      | $V_{IN} = V_{CC}$ or GND,                           |                       | ±0.05                | ±0.5                                       | ±1.0                          | μΑ     |
|                 | Current            | $V_{IH}$ or $V_{IL}$                                |                       |                      |                                            |                               |        |
| I <sub>CC</sub> | Maximum Quiescent  | $V_{IN} = V_{CC}$ or GND,                           |                       | 1.0                  | 10                                         | 40                            | μΑ     |
|                 | Supply Current     | $I_{OUT} = 0 \mu A$                                 |                       |                      |                                            |                               |        |
|                 |                    | V <sub>IN</sub> = 2.4V or 0.5V (Note 4)             | 0.18                  | 0.3                  | 0.4                                        | 0.5                           | mA     |

Note 4: This is measured per input with all other inputs held at V<sub>CC</sub> or ground.

#### **AC Electrical Characteristics**

 $V_{CC} = 5.0V$ ,  $t_r = t_r = 6$  ns,  $C_L = 15$  pF,  $T_A = 25$ °C (unless otherwise noted)

| Symbol                              | Parameter                 | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|---------------------------|------------|-----|---------------------|-------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Maximum Propagation Delay |            | 14  | 18                  | ns    |

### **AC Electrical Characteristics**

 $V_{CC} = 5.0V \pm 10\%$ ,  $t_r = t_f = 6$  ns,  $C_L = 50$  pF (unless otherwise noted)

| Symbol                              | Parameter                       | Conditions | $T_A =$ | 25°C | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | $T_A = -55 \text{ to } 125^{\circ}\text{C}$ | Units |
|-------------------------------------|---------------------------------|------------|---------|------|--------------------------------------------|---------------------------------------------|-------|
| Cyllibol                            | T drameter                      | Conditions | Тур     |      | Guaranteed L                               | imits                                       | O.Mo  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Maximum Propagation Delay       |            | 18      | 23   | 29                                         | 35                                          | ns    |
| t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise & Fall Time |            | 8       | 15   | 19                                         | 22                                          | ns    |
| C <sub>PD</sub>                     | Power Dissipation Capacitance   | (Note 5)   | 30      |      |                                            |                                             | pF    |
| C <sub>IN</sub>                     | Input Capacitance               |            | 5       | 10   | 10                                         | 10                                          | pF    |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 \ f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ .



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)

14LD, TSSOP, JEDEC MO-153, 4.4MM WIDE









#### NOTES:

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ABJREF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS



14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770 (18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 INDEX AREA 0.250 ± 0.010 (6.350±0.254) PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA $\frac{0.030}{(0.762)}$ MAX OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320(7.620 - 8.128) 0.065 0.145 - 0.200 0.060 (1.524) 4° TYP Optional (1.651) (3.683 - 5.080)95°±5° $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508)0.125 - 0.150 $\overline{(3.175 - 3.810)}$ $\overline{(1.905 \pm 0.381)}$ 0.014-0.023 TYP (7.112)-MIN $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)} \text{ TYP}$ (0.356 - 0.584) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)} \text{ TYP}$ $0.325 ^{\,+\,0.040}_{\,-\,0.015}$

14-Line Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

8.255 + 1.016

N14A (REV.F)

www.fairchildsemi.com



September 1983 Revised February 1999

# MM74HC32 Quad 2-Input OR Gate

#### **General Description**

The MM74HC32 OR gates utilize advanced silicon-gate CMOS technology to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs providing high noise immunity and the ability to drive 10 LS-TTL loads. The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family.

All inputs are protected from damage due to static discharge by internal diode clamps to  $\rm V_{CC}$  and ground.

#### **Features**

- Typical propagation delay: 10 ns
- Wide power supply range: 2-6V
- Low quiescent current: 20 µA maximum (74HC Series)
- Low input current: 1 µA maximum
- Fanout of 10 LS-TTL loads

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| MM74HC32M    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow |
| MM74HC32SJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| MM74HC32MTC  | MTC14          | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| MM74HC32N    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### **Connection Diagram**



#### **Logic Diagram**

#### Absolute Maximum Ratings(Note 1)

(Note 2)

| Supply Voltage (V <sub>CC</sub> )                        | -0.5  to + 7.0 V          |
|----------------------------------------------------------|---------------------------|
| DC Input Voltage (V <sub>IN</sub> )                      | $-1.5$ to $V_{CC} + 1.5V$ |
| DC Output Voltage (V <sub>OUT</sub> )                    | $-0.5$ to $V_{CC} + 0.5V$ |
| Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA                    |
| DC Output Current, per pin (I <sub>OUT</sub> )           | ±25 mA                    |
| DC $V_{CC}$ or GND Current, per pin ( $I_{CC}$ )         | ±50 mA                    |
| Storage Temperature Range (T <sub>STG</sub> )            | -65°C to +150°C           |
| Power Dissipation (P <sub>D</sub> )                      |                           |
| (Note 3)                                                 | 600 mW                    |
| S.O. Package only                                        | 500 mW                    |
| Lead Temperature (T <sub>L</sub> )                       |                           |
| (Soldering 10 seconds)                                   | 260°C                     |
|                                                          |                           |

## **Recommended Operating Conditions**

|                                               | Min | Max      | Units |
|-----------------------------------------------|-----|----------|-------|
| Supply Voltage (V <sub>CC</sub> )             | 2   | 6        | V     |
| DC Input or Output Voltage                    | 0   | $V_{CC}$ | V     |
| (V <sub>IN</sub> , V <sub>OUT</sub> )         |     |          |       |
| Operating Temperature Range (T <sub>A</sub> ) | -40 | +85      | °C    |
| Input Rise or Fall Times                      |     |          |       |
| $(t_r, t_f) V_{CC} = 2.0V$                    |     | 1000     | ns    |
| $V_{CC} = 4.5V$                               |     | 500      | ns    |
| $V_{CC} = 6.0V$                               |     | 400      | ns    |
|                                               |     |          |       |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.

Note 3: Power Dissipation temperature derating — plastic "N" package: –12 mW/°C from 65°C to 85°C.

#### DC Electrical Characteristics (Note 4)

| Symbol          | Parameter          | Conditions                    | V <sub>CC</sub> | T <sub>A</sub> = 25°C |      | T <sub>A</sub> = -40 to 85°C | Units |
|-----------------|--------------------|-------------------------------|-----------------|-----------------------|------|------------------------------|-------|
| Symbol          | Farameter          | Conditions                    | *CC             | Тур                   | Gu   | aranteed Limits              | Units |
| V <sub>IH</sub> | Minimum HIGH Level |                               | 2.0V            |                       | 1.5  | 1.5                          | V     |
|                 | Input Voltage      |                               | 4.5V            |                       | 3.15 | 3.15                         | V     |
|                 |                    |                               | 6.0V            |                       | 4.2  | 4.2                          | V     |
| V <sub>IL</sub> | Maximum LOW Level  |                               | 2.0V            |                       | 0.5  | 0.5                          | V     |
|                 | Input Voltage      |                               | 4.5V            |                       | 1.35 | 1.35                         | V     |
|                 |                    |                               | 6.0V            |                       | 1.8  | 1.8                          | V     |
| V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$ |                 |                       |      |                              |       |
|                 | Output Voltage     | I <sub>OUT</sub>   ≤ 20 μA    | 2.0V            | 2.0                   | 1.9  | 1.9                          | V     |
|                 |                    |                               | 4.5V            | 4.5                   | 4.4  | 4.4                          | V     |
|                 |                    |                               | 6.0V            | 6.0                   | 5.9  | 5.9                          | V     |
|                 |                    | $V_{IN} = V_{IH}$ or $V_{IL}$ |                 |                       |      |                              |       |
|                 |                    | I <sub>OUT</sub>   ≤ 4.0 mA   | 4.5V            | 4.7                   | 3.98 | 3.84                         | V     |
|                 |                    | I <sub>OUT</sub>   ≤ 5.2 mA   | 6.0V            | 5.2                   | 5.48 | 5.34                         | V     |
| V <sub>OL</sub> | Maximum LOW Level  | $V_{IN} = V_{IL}$             |                 |                       |      |                              |       |
|                 | Output Voltage     | I <sub>OUT</sub>   ≤ 20 μA    | 2.0V            | 0                     | 0.1  | 0.1                          | V     |
|                 |                    |                               | 4.5V            | 0                     | 0.1  | 0.1                          | V     |
|                 |                    |                               | 6.0V            | 0                     | 0.1  | 0.1                          | V     |
|                 |                    | $V_{IN} = V_{IL}$             |                 |                       |      |                              |       |
|                 |                    | I <sub>OUT</sub>   ≤ 4.0 mA   | 4.5V            | 0.2                   | 0.26 | 0.33                         | V     |
|                 |                    | I <sub>OUT</sub>   ≤ 5.2 mA   | 6.0V            | 0.2                   | 0.26 | 0.33                         | V     |
| I <sub>IN</sub> | Maximum Input      | $V_{IN} = V_{CC}$ or GND      | 6.0V            |                       | ±0.1 | ±1.0                         | μΑ    |
|                 | Current            |                               |                 |                       |      |                              |       |
| Icc             | Maximum Quiescent  | $V_{IN} = V_{CC}$ or GND      | 6.0V            |                       | 2.0  | 20                           | μΑ    |
|                 | Supply Current     | $I_{OUT} = 0 \mu A$           |                 |                       |      |                              |       |

Note 4: For a power supply of 5V  $\pm$ 10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used.

#### **AC Electrical Characteristics**

 $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $C_L = 15$  pF,  $t_r = t_f = 6$  ns

| Symbol                              | Parameter           | Conditions | Тур | Guaranteed<br>Limit | Units |
|-------------------------------------|---------------------|------------|-----|---------------------|-------|
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation |            | 10  | 18                  | ns    |
|                                     | Delay               |            |     |                     |       |

#### **AC Electrical Characteristics**

 $V_{CC} = 2.0V$  to 6.0V,  $C_L = 50$  pF,  $t_r = t_f = 6$  ns (unless otherwise specified)

| Symbol                              | Parameter            | Conditions | V <sub>CC</sub> | $T_A = 25^{\circ}C$ |       | T <sub>A</sub> = -40 to 85°C | Units |
|-------------------------------------|----------------------|------------|-----------------|---------------------|-------|------------------------------|-------|
|                                     |                      |            |                 | Тур                 | Guara | anteed Limits                |       |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation  |            | 2.0V            | 30                  | 100   | 125                          | ns    |
|                                     | Delay                |            | 4.5V            | 12                  | 20    | 25                           | ns    |
|                                     |                      |            | 6.0V            | 9                   | 17    | 21                           | ns    |
| t <sub>TLH</sub> , t <sub>THL</sub> | Maximum Output Rise  |            | 2.0V            | 30                  | 75    | 95                           | ns    |
|                                     | and Fall Time        |            | 4.5V            | 8                   | 15    | 19                           | ns    |
|                                     |                      |            | 6.0V            | 7                   | 13    | 16                           | ns    |
| C <sub>PD</sub>                     | Power Dissipation    | (per gate) |                 | 50                  |       |                              | pF    |
|                                     | Capacitance (Note 5) |            |                 |                     |       |                              |       |
| C <sub>IN</sub>                     | Maximum Input        |            |                 | 5                   | 10    | 10                           | pF    |
|                                     | Capacitance          |            |                 |                     |       |                              |       |

Note 5:  $C_{PD}$  determines the no load dynamic power consumption,  $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption,  $I_S = C_{PD} \ V_{CC} f + I_{CC}$ .



#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)

14LD, TSSOP, JEDEC MO-153, 4.4MM WIDE









#### NOTES

- A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB., REF NOTE 6, DATED 7/93
- B. DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS



14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14

#### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 0.740 - 0.770 (18.80 - 19.56)0.090 (2.286) 14 13 12 11 10 9 8 14 13 12 INDEX AREA 0.250 ± 0.010 (6.350 ± 0.254) PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 4 5 6 7 1 2 3 $\frac{0.092}{(2.337)}$ DIA $\frac{0.030}{(0.762)}$ MAX DEPTH OPTION 1 OPTION 02 $\frac{0.135 \pm 0.005}{(3.429 \pm 0.127)}$ 0.300 - 0.320 $\frac{0.630 - 8.128}{(7.620 - 8.128)}$ 0.060 (1.524) 0.145 - 0.2004° TYP Optional (1.651) (3.683 - 5.080) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 0.020 (0.508) 0.125 - 0.150 $0.075 \pm 0.015$ $\overline{(3.175 - 3.810)}$ $(1.905 \pm 0.381)$ (7.112) MIN 0.014 - 0.0230.100 ± 0.010 (2.540 ± 0.254) (0.356 - 0.584) $\frac{0.050 \pm 0.010}{(1.270 - 0.254)} \text{ TYP}$ 0.325 <sup>+0.040</sup> -0.015

14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

8.255 + 1.016

N14A (REV F)

www.fairchildsemi.com



Data sheet acquired from Harris Semiconductor SCHS132C

# CD54HC27, CD74HC27, CD54HCT27

## High-Speed CMOS Logic Triple 3-Input NOR Gate

August 1997 - Revised September 2003

#### **Features**

- · Buffered Inputs
- Typical Propagation Delay: 7ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25°C
- Fanout (Over Temperature Range)
- Wide Operating Temperature Range ... -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$  at  $V_{CC}$  = 5V
- HCT Types
  - 4.5V to 5.5V Operation
  - Direct LSTTL Input Logic Compatibility,
     V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
  - CMOS Input Compatibility,  $I_I \le 1\mu A$  at  $V_{OL}$ ,  $V_{OH}$

#### Description

The 'HC27 and 'HCT27 logic gates utilize silicon gate CMOS technology to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All devices have the ability to drive 10 LSTTL loads. The HCT logic family is functionally pin compatible with the standard LS logic family.

#### **Ordering Information**

| PART NUMBER  | TEMP. RANGE<br>(°C) | PACKAGE      |
|--------------|---------------------|--------------|
| CD54HC27F3A  | -55 to 125          | 14 Ld CERDIP |
| CD54HCT27F3A | -55 to 125          | 14 Ld CERDIP |
| CD74HC27E    | -55 to 125          | 14 Ld PDIP   |
| CD74HC27M    | -55 to 125          | 14 Ld SOIC   |
| CD74HC27MT   | -55 to 125          | 14 Ld SOIC   |
| CD74HC27M96  | -55 to 125          | 14 Ld SOIC   |
| CD74HCT27E   | -55 to 125          | 14 Ld PDIP   |
| CD74HCT27M   | -55 to 125          | 14 Ld SOIC   |
| CD74HCT27MT  | -55 to 125          | 14 Ld SOIC   |
| CD74HCT27M96 | -55 to 125          | 14 Ld SOIC   |

NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250.

#### **Pinout**

CD54HC27, CD54HCT27 (CERDIP) CD74HC27, CD74HCT27 (PDIP, SOIC) TOP VIEW



# Functional Diagram



TRUTH TABLE

|    | INPUTS |    | OUTPUT |
|----|--------|----|--------|
| nA | nB     | nC | nY     |
| L  | L      | L  | Н      |
| L  | L      | Н  | L      |
| L  | Н      | L  | L      |
| Н  | L      | L  | L      |
| Н  | Н      | L  | L      |
| L  | Н      | Н  | L      |
| Н  | L      | Н  | L      |
| Н  | Н      | Н  | L      |

H = High Voltage Level, L = Low Voltage Level

# Logic Symbol



## **Absolute Maximum Ratings**

#### DC Supply Voltage, $V_{CC}$ . . . . . -0.5V to 7V DC Input Diode Current, I<sub>IK</sub> DC Output Diode Current, $I_{OK}$ DC Output Source or Sink Current per Output Pin, IO

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1)     | $\theta_{JA}$ (0 | C/W)                 |
|------------------------------------------|------------------|----------------------|
| E (PDIP) Package                         |                  | 80                   |
| M (SOIC) Package                         |                  | 86                   |
| Maximum Junction Temperature             |                  | . 150 <sup>0</sup> C |
| Maximum Storage Temperature Range        | 65°C to          | 150 <sup>0</sup> C   |
| Maximum Lead Temperature (Soldering 10s) |                  | . 300°C              |
| (SOIC - Lead Tips Only)                  |                  |                      |

#### **Operating Conditions**

| Temperature Range (T <sub>A</sub> )55°C to 125°C                                  |
|-----------------------------------------------------------------------------------|
| Supply Voltage Range, V <sub>CC</sub>                                             |
| HC Types2V to 6V                                                                  |
| HCT Types                                                                         |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> |
| Input Rise and Fall Time                                                          |
| 2V                                                                                |
| 4.5V 500ns (Max)                                                                  |
| 6V                                                                                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DC Electrical Specifications**

|                          |                 |                           | ST<br>ITIONS        |                     |      | 25°C |      | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C |       |      |   |
|--------------------------|-----------------|---------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------|------|---|
| PARAMETER                | SYMBOL          | V <sub>I</sub> (V)        | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX                  | UNITS |      |   |
| HC TYPES                 | IC TYPES        |                           |                     |                     |      |      |      |         |        |         |                      |       |      |   |
| High Level Input         | V <sub>IH</sub> | -                         | -                   | 2                   | 1.5  | -    | -    | 1.5     | -      | 1.5     | -                    | V     |      |   |
| Voltage                  |                 |                           |                     | 4.5                 | 3.15 | -    | -    | 3.15    | -      | 3.15    | -                    | V     |      |   |
|                          |                 |                           |                     | 6                   | 4.2  | -    | -    | 4.2     | -      | 4.2     | -                    | V     |      |   |
| Low Level Input          | V <sub>IL</sub> | -                         | -                   | 2                   | -    | -    | 0.5  | -       | 0.5    | -       | 0.5                  | V     |      |   |
| Voltage                  |                 |                           |                     |                     |      | 4.5  | -    | -       | 1.35   | -       | 1.35                 | -     | 1.35 | V |
|                          |                 |                           |                     | 6                   | -    | -    | 1.8  | -       | 1.8    | -       | 1.8                  | V     |      |   |
| High Level Output        | V <sub>OH</sub> | V <sub>IH</sub> or        | -0.02               | 2                   | 1.9  | -    | -    | 1.9     | -      | 1.9     | -                    | V     |      |   |
| Voltage<br>CMOS Loads    |                 | V <sub>IL</sub>           | -0.02               | 4.5                 | 4.4  | -    | -    | 4.4     | -      | 4.4     | -                    | V     |      |   |
|                          |                 |                           | -0.02               | 6                   | 5.9  | -    | -    | 5.9     | -      | 5.9     | -                    | V     |      |   |
| High Level Output        | 1               |                           | -                   | -                   | -    | -    | -    | -       | -      | -       | -                    | V     |      |   |
| Voltage<br>TTL Loads     |                 |                           | -4                  | 4.5                 | 3.98 | -    | -    | 3.84    | -      | 3.7     | -                    | V     |      |   |
|                          |                 |                           | -5.2                | 6                   | 5.48 | -    | -    | 5.34    | -      | 5.2     | -                    | V     |      |   |
| Low Level Output         | V <sub>OL</sub> | V <sub>IH</sub> or        | 0.02                | 2                   | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |      |   |
| Voltage<br>CMOS Loads    |                 | V <sub>IL</sub>           | 0.02                | 4.5                 | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |      |   |
|                          |                 |                           | 0.02                | 6                   | -    | -    | 0.1  | -       | 0.1    | -       | 0.1                  | V     |      |   |
| Low Level Output         | 1               |                           | -                   | -                   | -    | -    | -    | -       | -      | -       | -                    | V     |      |   |
| Voltage<br>TTL Loads     |                 |                           | 4                   | 4.5                 | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |      |   |
|                          |                 |                           | 5.2                 | 6                   | -    | -    | 0.26 | -       | 0.33   | -       | 0.4                  | V     |      |   |
| Input Leakage<br>Current | lı              | V <sub>CC</sub> or<br>GND | -                   | 6                   | -    | -    | ±0.1 | -       | ±1     | -       | ±1                   | μА    |      |   |

# DC Electrical Specifications (Continued)

|                                                                      |                              |                                       | ST                  |                     |      | 25°C |      | -40°C T | O 85°C | -55°C T | O 125°C |       |
|----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------|
| PARAMETER                                                            | SYMBOL                       | V <sub>I</sub> (V)                    | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN  | TYP  | MAX  | MIN     | MAX    | MIN     | MAX     | UNITS |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                   | 6                   | -    | -    | 2    | -       | 20     | -       | 40      | μА    |
| HCT TYPES                                                            |                              |                                       |                     |                     |      |      |      |         |        |         |         |       |
| High Level Input<br>Voltage                                          | V <sub>IH</sub>              | -                                     | -                   | 4.5 to<br>5.5       | 2    | -    | -    | 2       | -      | 2       | -       | V     |
| Low Level Input<br>Voltage                                           | V <sub>IL</sub>              | -                                     | -                   | 4.5 to<br>5.5       | -    | -    | 0.8  | -       | 0.8    | -       | 0.8     | V     |
| High Level Output<br>Voltage<br>CMOS Loads                           | V <sub>OH</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02               | 4.5                 | 4.4  | -    | -    | 4.4     | -      | 4.4     | -       | V     |
| High Level Output<br>Voltage<br>TTL Loads                            |                              |                                       | -4                  | 4.5                 | 3.98 | -    | -    | 3.84    | -      | 3.7     | -       | V     |
| Low Level Output<br>Voltage<br>CMOS Loads                            | V <sub>OL</sub>              | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02                | 4.5                 | -    | -    | 0.1  | -       | 0.1    | -       | 0.1     | V     |
| Low Level Output<br>Voltage<br>TTL Loads                             |                              |                                       | 4                   | 4.5                 | -    | -    | 0.26 | -       | 0.33   | -       | 0.4     | V     |
| Input Leakage<br>Current                                             | II                           | V <sub>CC</sub><br>and<br>GND         | 0                   | 5.5                 | -    |      | ±0.1 | -       | ±1     | -       | ±1      | μА    |
| Quiescent Device<br>Current                                          | Icc                          | V <sub>CC</sub> or<br>GND             | 0                   | 5.5                 | -    | -    | 2    | =       | 20     | -       | 40      | μА    |
| Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1               | -                   | 4.5 to<br>5.5       | -    | 100  | 360  | -       | 450    | -       | 490     | μА    |

#### NOTE:

# **HCT Input Loading Table**

| INPUT | UNIT LOADS |
|-------|------------|
| All   | 1.5        |

NOTE: Unit Load is  $\Delta I_{CC}$  limit specified in DC Electrical Specifications table, e.g. 360 $\mu A$  max at 25°C.

## **Switching Specifications** Input $t_r$ , $t_f = 6ns$

|                                           |                                     | TEST                  | v <sub>cc</sub> | 25°C |     |     | -40°C T | O 85°C | -55°C T | O 125°C |       |
|-------------------------------------------|-------------------------------------|-----------------------|-----------------|------|-----|-----|---------|--------|---------|---------|-------|
| PARAMETER                                 | SYMBOL                              | CONDITIONS            |                 | MIN  | TYP | MAX | MIN     | MAX    | MIN     | MAX     | UNITS |
| HC TYPES                                  |                                     |                       |                 |      |     |     |         |        |         |         |       |
| Propagation Delay, Input to               | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2               | -    | -   | 95  | -       | 120    | -       | 145     | ns    |
| Output (Figure 1)                         |                                     |                       | 4.5             | -    | -   | 19  | -       | 24     | -       | 29      | ns    |
|                                           |                                     |                       | 6               | -    | -   | 16  | -       | 20     | -       | 25      | ns    |
| Propagation Delay, Data Input to Output Y | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5               | -    | 7   | -   | -       | -      | -       | -       | ns    |

<sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

## Switching Specifications Input $t_f$ , $t_f = 6ns$ (Continued)

|                                               |                                     | TEST                  | v <sub>cc</sub> |     | 25°C |     | -40°C T | O 85°C | -55°C T | O 125°C |       |
|-----------------------------------------------|-------------------------------------|-----------------------|-----------------|-----|------|-----|---------|--------|---------|---------|-------|
| PARAMETER                                     | SYMBOL                              | CONDITIONS            | (V)             | MIN | TYP  | MAX | MIN     | MAX    | MIN     | MAX     | UNITS |
| Transition Times (Figure 1)                   | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2               | -   | -    | 75  | -       | 95     | -       | 110     | ns    |
|                                               |                                     |                       | 4.5             | -   | -    | 15  | -       | 19     | -       | 22      | ns    |
|                                               |                                     |                       | 6               | -   | -    | 13  | -       | 16     | -       | 19      | ns    |
| Input Capacitance                             | C <sub>I</sub>                      | -                     | -               | -   | -    | 10  | -       | 10     | -       | 10      | pF    |
| Power Dissipation Capacitance (Notes 3, 4)    | C <sub>PD</sub>                     | -                     | 5               | -   | 26   | -   | -       | -      | -       | -       | pF    |
| HCT TYPES                                     |                                     |                       |                 |     |      |     |         |        |         |         |       |
| Propagation Delay, Input to Output (Figure 2) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5             | -   | -    | 23  | -       | 29     | -       | 35      | ns    |
| Propagation Delay, Data Input to Output Y     | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 15pF | 5               | -   | 9    | -   | -       | -      | -       | -       | ns    |
| Transition Times (Figure 2)                   | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5             | -   | -    | 15  | -       | 19     | -       | 22      | ns    |
| Input Capacitance                             | CI                                  | -                     | -               | -   | -    | 10  | -       | 10     | -       | 10      | pF    |
| Power Dissipation Capacitance (Notes 3, 4)    | C <sub>PD</sub>                     | -                     | 5               | -   | 28   | 1   | -       | -      | -       | -       | pF    |

#### NOTES:

- 3.  $C_{\mbox{\scriptsize PD}}$  is used to determine the dynamic power consumption, per gate.
- 4.  $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$  where  $f_i$  = input frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply voltage.

## Test Circuits and Waveforms



FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC



FIGURE 2. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC





4-Feb-2021

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)        | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------------|---------|
| 5962-8970301CA   | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8970301CA<br>CD54HCT27F3A | Samples |
| CD54HC27F3A      | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 8404201CA<br>CD54HC27F3A       | Samples |
| CD54HCT27F3A     | ACTIVE     | CDIP         | J                  | 14   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | 5962-8970301CA<br>CD54HCT27F3A | Samples |
| CD74HC27E        | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HC27E                      | Samples |
| CD74HC27M        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HC27M                          | Samples |
| CD74HC27M96      | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -55 to 125   | HC27M                          | Samples |
| CD74HC27MT       | ACTIVE     | SOIC         | D                  | 14   | 250            | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HC27M                          | Samples |
| CD74HCT27E       | ACTIVE     | PDIP         | N                  | 14   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD74HCT27E                     | Samples |
| CD74HCT27M       | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HCT27M                         | Samples |
| CD74HCT27M96     | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | HCT27M                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

4-Feb-2021

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54HC27, CD54HCT27, CD74HC27, CD74HCT27:

Catalog: CD74HC27, CD74HCT27

Military: CD54HC27, CD54HCT27

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Feb-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HC27M96  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.6        | 9.3        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HC27MT   | SOIC            | D                  | 14 | 250  | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD74HCT27M96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Feb-2021



\*All dimensions are nominal

| Device       | Package Type | Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|----|------|-------------|------------|-------------|
| CD74HC27M96  | SOIC         | D               | 14 | 2500 | 366.0       | 364.0      | 50.0        |
| CD74HC27MT   | SOIC         | D               | 14 | 250  | 210.0       | 185.0      | 35.0        |
| CD74HCT27M96 | SOIC         | D               | 14 | 2500 | 853.0       | 449.0      | 35.0        |

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated



# CD74HC4002

Data sheet acquired from Harris Semiconductor SCHS197

August 1997

High Speed CMOS Logic Dual 4-Input NOR Gate

#### **Features**

- Typical Propagation Delay = 8ns at  $V_{CC}$  = 5V,  $C_L$  = 15pF,  $T_A$  = 25°C
- Fanout (Over Temperature Range)
  - Standard Outputs............ 10 LSTTL Loads
  - Bus Driver Outputs ...... 15 LSTTL Loads
- Wide Operating Temperature Range . . . -55°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V

## Description

The CD74HC4002 logic gate utilizes silicon gate CMOS technology to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All devices have the ability to drive 10 LSTTL loads. The CD74HC4002 logic family is functional as well as pin compatible with the standard 74LS logic family.

#### **Ordering Information**

| PART NUMBER | TEMP. RANGE (°C) | PACKAGE    | PKG.<br>NO. |
|-------------|------------------|------------|-------------|
| CD74HC4002E | -55 to 125       | 14 Ld PDIP | E14.3       |
| CD74HC4002M | -55 to 125       | 14 Ld SOIC | M14.15      |

#### NOTES:

- 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel.
- Die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information.

#### **Pinout**



# Functional Diagram



**TRUTH TABLE** 

|    | OUTPUT |    |    |    |
|----|--------|----|----|----|
| nA | nB     | nC | nD | nY |
| L  | L      | L  | L  | Н  |
| Н  | Х      | Х  | Х  | L  |
| Х  | Н      | Х  | Х  | L  |
| Х  | Х      | Н  | Х  | L  |
| X  | Х      | Х  | Н  | L  |

NOTE: H = High Voltage Level, L = Low Voltage Level, X = Irrelevant

# Logic Symbol



#### CD74HC4002

#### **Absolute Maximum Ratings**

| DC Supply Voltage, V <sub>CC</sub> 0.5V to 7\                             | ٧ |
|---------------------------------------------------------------------------|---|
| DC Input Diode Current, I <sub>IK</sub>                                   |   |
| For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$                                | Α |
| DC Output Diode Current, I <sub>OK</sub>                                  |   |
| For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$                                | Α |
| DC Output Source or Sink Current per Output Pin, IO                       |   |
| For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$                                | Α |
| DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> | Α |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 3)     | $\theta_{JA}$ (°C/W) |
|------------------------------------------|----------------------|
| PDIP Package                             |                      |
| SOIC Package                             | 175                  |
| Maximum Junction Temperature             | 150 <sup>0</sup> C   |
| Maximum Storage Temperature Range        | 65°C to 150°C        |
| Maximum Lead Temperature (Soldering 10s) | 300 <sup>0</sup> C   |
| (SOIC - Lead Tips Only)                  |                      |

## **Operating Conditions**

| Temperature Range (T <sub>A</sub> )55°C to 125°C                                  |
|-----------------------------------------------------------------------------------|
| Supply Voltage Range, V <sub>CC</sub>                                             |
| HC Types2V to 6V                                                                  |
| HCT Types                                                                         |
| DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> |
| Input Rise and Fall Time                                                          |
| 2V                                                                                |
| 4.5V 500ns (Max)                                                                  |
| 6V                                                                                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

3.  $\theta_{\mbox{\scriptsize JA}}$  is measured with the component mounted on an evaluation PC board in free air.

## **DC Electrical Specifications**

|                                          |                 | TEST<br>CONDITIONS                 |                     | v <sub>cc</sub> | 25°C |     |      | -40°C TO 85°C |      | -55°C TO 125°C |      |          |
|------------------------------------------|-----------------|------------------------------------|---------------------|-----------------|------|-----|------|---------------|------|----------------|------|----------|
| PARAMETER                                | SYMBOL          | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | (V)             | MIN  | TYP | MAX  | MIN           | MAX  | MIN            | MAX  | UNITS    |
| High Level Input                         | V <sub>IH</sub> | -                                  | -                   | 2               | 1.5  | -   | -    | 1.5           | -    | 1.5            | -    | V        |
| Voltage                                  |                 |                                    |                     | 4.5             | 3.15 | •   | -    | 3.15          | •    | 3.15           | -    | V        |
|                                          |                 |                                    |                     | 6               | 4.2  | •   | -    | 4.2           | -    | 4.2            | -    | <b>V</b> |
| Low Level Input                          | V <sub>IL</sub> | -                                  | -                   | 2               | -    | •   | 0.5  | -             | 0.5  | -              | 0.5  | <b>V</b> |
| Voltage                                  |                 |                                    |                     | 4.5             | -    | -   | 1.35 | -             | 1.35 | -              | 1.35 | V        |
|                                          |                 |                                    |                     | 6               | -    | -   | 1.8  | -             | 1.8  | -              | 1.8  | V        |
| High Level Output                        | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02               | 2               | 1.9  | -   | -    | 1.9           | -    | 1.9            | -    | V        |
| Voltage<br>CMOS Loads                    |                 |                                    | -0.02               | 4.5             | 4.4  | -   | -    | 4.4           | -    | 4.4            | -    | V        |
| omeo Loado                               |                 |                                    | -0.02               | 6               | 5.9  | -   | -    | 5.9           | -    | 5.9            | -    | V        |
| High Level Output                        |                 |                                    | -                   | -               | -    | -   | -    | -             | -    | -              | -    | V        |
| Voltage<br>TTL Loads                     |                 |                                    | -4                  | 4.5             | 3.98 | -   | -    | 3.84          | -    | 3.7            | -    | V        |
| 112 20000                                |                 |                                    | -5.2                | 6               | 5.48 | -   | -    | 5.34          | -    | 5.2            | -    | V        |
| Low Level Output Voltage CMOS Loads      | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                | 2               | -    | -   | 0.1  | -             | 0.1  | -              | 0.1  | V        |
|                                          |                 |                                    | 0.02                | 4.5             | -    | -   | 0.1  | -             | 0.1  | -              | 0.1  | V        |
|                                          |                 |                                    | 0.02                | 6               | -    | -   | 0.1  | -             | 0.1  | -              | 0.1  | V        |
| Low Level Output<br>Voltage<br>TTL Loads |                 |                                    | -                   | -               | -    | -   | -    | -             | -    | -              | -    | V        |
|                                          |                 |                                    | 4                   | 4.5             | -    | -   | 0.26 | -             | 0.33 | -              | 0.4  | V        |
|                                          |                 |                                    | 5.2                 | 6               | -    | -   | 0.26 | -             | 0.33 | -              | 0.4  | V        |
| Input Leakage<br>Current                 | II              | V <sub>CC</sub> or<br>GND          | -                   | 6               | -    | 1   | ±0.1 | -             | ±1   |                | ±1   | μА       |
| Quiescent Device<br>Current (Note)       | Icc             | V <sub>CC</sub> or<br>GND          | 0                   | 6               | i    | -   | 2    | -             | 20   | -              | 40   | μΑ       |

NOTE: For dual-supply systems theorectical worst case ( $V_I = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

## **Switching Specifications** Input $t_r$ , $t_f = 6ns$

|                                            |                                     | TEST                  |                     | 25°C |     | -40°C TO 85°C | -55°C TO 125°C |       |
|--------------------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|----------------|-------|
| PARAMETER                                  | SYMBOL                              | CONDITIONS            | V <sub>CC</sub> (V) | TYP  | MAX | MAX           | MAX            | UNITS |
| HC TYPES                                   |                                     |                       |                     |      |     |               | -              |       |
| Propagation Delay,<br>nA, nB, nC, nD to nY | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2                   | ı    | 100 | 125           | 150            | ns    |
|                                            |                                     |                       | 4.5                 | 1    | 20  | 25            | 30             | ns    |
|                                            |                                     |                       | 6                   | -    | 17  | 21            | 26             | ns    |
|                                            |                                     | C <sub>L</sub> = 15pF | 5                   | 8    | -   | -             | -              | ns    |
| Output Transition Times (Figure 1)         | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2                   | -    | 75  | 95            | 110            | ns    |
|                                            |                                     |                       | 4.5                 | -    | 15  | 19            | 22             | ns    |
|                                            |                                     |                       | 6                   | -    | 13  | 16            | 19             | ns    |
| Input Capacitance                          | C <sub>IN</sub>                     | -                     | -                   | -    | 10  | 10            | 10             | pF    |
| Power Dissipation<br>Capacitance           | C <sub>PD</sub>                     | C <sub>L</sub> = 15pF | 5                   | 22   | -   | -             | -              | pF    |

#### NOTES:

- 4.  $C_{\mbox{\scriptsize PD}}$  is used to determine the dynamic power consumption, per gate.
- 5.  $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$  where  $f_i$  = Input Frequency,  $C_L$  = Output Load Capacitance,  $V_{CC}$  = Supply Voltage.

# Test Circuit and Waveform



FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated